

# PIC16F818/819 Data Sheet

18/20-Pin Enhanced FLASH Microcontrollers with nanoWatt Technology

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, KEELOQ, MPLAB, PIC, PICmicro, PICSTART and PRO MATE are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, microID, MXDEV, MXLAB, PICMASTER, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

dsPIC, dsPICDEM.net, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.





Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999 and Mountain View, California in March 2002. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, non-volatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.

# 18/20-Pin Enhanced FLASH Microcontrollers with nanoWatt Technology

#### Low Power Features:

· Power Managed modes:

- Primary RUN XT, RC oscillator, 87 μA,

1 MHz, 2V

- INTRC 7 μA, 31.25 kHz, 2V

- SLEEP 0.2 μA, 2V

Timer1 oscillator 1.3 μA, 32 kHz, 2V

Watchdog Timer 0.7 μA, 2V

· Wide operating voltage range:

- Industrial: 2.0V to 5.5V

#### Oscillators:

· Three Crystal modes:

- LP, XT, HS up to 20 MHz

· Two External RC modes

· One External Clock mode:

- ECIO up to 20 MHz

· Internal oscillator block:

- 8 user selectable frequencies: 31 kHz, 125 kHz, 250 kHz, 500 kHz, 1 MHz, 2 MHz, 4 MHz, 8 MHz

#### **Peripheral Features:**

- 16 I/O pins with individual direction control
- · High sink/source current: 25 mA
- Timer0: 8-bit timer/counter with 8-bit prescaler
- Timer1: 16-bit timer/counter with prescaler, can be incremented during SLEEP via external crystal/clock
- Timer2: 8-bit timer/counter with 8-bit period register, prescaler and postscaler
- · Capture, Compare, PWM (CCP) module:
  - Capture is 16-bit, max. resolution is 12.5 ns
  - Compare is 16-bit, max. resolution is 200 ns
  - PWM max. resolution is 10-bit
- · 10-bit, 5-channel Analog-to-Digital converter
- Synchronous Serial Port (SSP) with SPI™ (Master/Slave) and I<sup>2</sup>C™ (Slave)

### Pin Diagram



## **Special Microcontroller Features:**

- 100,000 erase/write cycles Enhanced FLASH program memory typical
- 1,000,000 typical erase/write cycles EEPROM data memory typical
- EEPROM Data Retention: > 40 years
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via two pins
- Processor read/write access to program memory
- Low Voltage Programming
- In-Circuit Debugging via two pins

| Device    | Progran          | n Memory                   | Data Memory     |                |          | 10-bit   | ССР   | SSP |                           | Timers   |
|-----------|------------------|----------------------------|-----------------|----------------|----------|----------|-------|-----|---------------------------|----------|
|           | FLASH<br>(bytes) | # Single Word Instructions | SRAM<br>(bytes) | EEPROM (bytes) | I/O Pins | A/D (ch) | (PWM) | SPI | Slave<br>I <sup>2</sup> C | 8/16-bit |
| PIC16F818 | 1792             | 1024                       | 128             | 128            | 16       | 5        | 1     | Υ   | Υ                         | 2/1      |
| PIC16F819 | 3584             | 2048                       | 256             | 256            | 16       | 5        | 1     | Y   | Υ                         | 2/1      |

## **Pin Diagrams**



#### **Table of Contents**

| 1.0   | Device Overview                             | 5   |
|-------|---------------------------------------------|-----|
| 2.0   | Memory Organization                         | 9   |
| 3.0   | Data EEPROM and FLASH Program Memory        | 25  |
| 4.0   | Oscillator Configurations                   | 33  |
| 5.0   | I/O Ports                                   | 39  |
| 6.0   | Timer0 Module                               | 53  |
| 7.0   | Timer1 Module                               | 57  |
| 8.0   | Timer2 Module                               | 63  |
| 9.0   | Capture/Compare/PWM (CCP) Module            | 65  |
| 10.0  | Synchronous Serial Port (SSP) Module        | 71  |
| 11.0  | Analog-to-Digital Converter (A/D) Module    | 81  |
| 12.0  | Special Features of the CPU                 | 89  |
| 13.0  | Instruction Set Summary                     | 103 |
| 14.0  | Development Support                         | 111 |
| 15.0  | Electrical Characteristics                  | 117 |
| 16.0  | DC and AC Characteristics Graphs and Tables | 143 |
| 17.0  | Packaging Information                       | 145 |
| Appe  | ndix A: Revision History                    | 151 |
| Appe  | ndix B: Device Differences                  | 151 |
| Index | C                                           | 153 |
| On-L  | ine Support                                 | 159 |
| Syste | ems Information and Upgrade Hot Line        | 159 |
| Read  | er Response                                 | 160 |
| PIC1  | 6F818/819 Product Identification System     | 161 |

#### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- · Microchip's Worldwide Web site; http://www.microchip.com
- · Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com/cn to receive the most current information on all of our products.

NOTES:

#### 1.0 DEVICE OVERVIEW

This document contains device specific information for the operation of the PIC16F818/819 devices. Additional information may be found in the PICmicro™ Mid-Range MCU Reference Manual (DS33023), which may be downloaded from the Microchip web site. The Reference Manual should be considered a complementary document to this data sheet, and is highly recommended reading for a better understanding of the device architecture and operation of the peripheral modules.

The PIC16F818/819 belongs to the Mid-Range family of the PICmicro® devices. The devices differ from each other in the amount of FLASH program memory, Data memory, and Data EEPROM (see Table 1-1). A block diagram of the devices is shown in Figure 1-1. These devices contain features that are new to the PIC16 product line:

- Internal RC oscillator with eight selectable frequencies, including 31.25 kHz, 125 kHz, 250 kHz, 500 kHz, 1 MHz, 2 MHz, 4 MHz, and 8 MHz. The INTRC can be configured as the system clock via the configuration bits. Refer to Section 4.5 and Section 12.1 for further details.
- The Timer1 module current consumption has been greatly reduced from 20 μA (previous PIC16 devices) to 1.3 μA typical (32 kHz at 2V), which is ideal for real-time clock applications. Refer to Section 6.0 for further details.
- The amount of oscillator selections has increased.
   The RC and INTRC modes can be selected with an I/O pin configured as an I/O or a clock output (Fosc/4). An external clock can be configured with an I/O pin. Refer to Section 4.0 for further details.

TABLE 1-1: AVAILABLE MEMORY IN PIC16F818/819 DEVICES

| Device    | Program<br>FLASH | Data<br>Memory | Data<br>EEPROM |  |  |
|-----------|------------------|----------------|----------------|--|--|
| PIC16F818 | 1K x 14          | 128 x 8        | 128 x 8        |  |  |
| PIC16F819 | 2K x14           | 256 x 8        | 256 x 8        |  |  |

There are 16 I/O pins that are user configurable on a pin-to-pin basis. Some pins are multiplexed with other device functions. These functions include:

- External Interrupt
- · Change on PORTB Interrupt
- · Timer0 Clock Input
- · Low Power Timer1 Clock/Oscillator
- · Capture/Compare/PWM
- 10-bit, 5-channel Analog-to-Digital Converter
- SPI/I<sup>2</sup>C
- MCLR (RA5) can be configured as an Input

Table 1-2 details the pinout of the device with descriptions and details for each pin.

PORTA Data Bus Program Counter RA0/AN0 RA1/AN1 **FLASH** RA2/AN2/VREF-Program RA3/AN3/VREF+ Memory RAM 8-Level Stack RA4/AN4/T0CKI 1K/2K x 14 File (13-bit) RA5/MCLR/VPP Registers RA6/OSC2/CLKO 128/256 x 8 Program Bus RA7/OSC1/CLKI 14 PORTB RAM Addr<sup>(1)</sup> RB0/INT Addr MUX RB1/SDI/SDA Instruction reg RB2/SDO/CCP1 Indirect Addr RB3/CCP1/PGM Direct Addr 8 RB4/SCK/SCL RB5/SS FSR reg RB6/T1OSO/T1CKI/PGC RB7/T10SI/PGD STATUS reg 8 MUX Power-up Timer Instruction Oscillator Decode & Control Start-up Timer ALU Power-on 8 Reset Timing Generation Watchdog W reg Timer RA7/OSC1/CLKI RA6/OSC2/CLKO Brown-out Reset  $\times$ MCLR VDD, VSS Data EE Timer0 Timer1 Timer2 128/256 Bytes Synchronous 10-bit, 5-channel CCP1 Serial Port

PIC16F818/819 BLOCK DIAGRAM FIGURE 1-1:

Note 1: Higher order bits are from the STATUS register.

TABLE 1-2: PIC16F818/819 PINOUT DESCRIPTIONS

| Pin Name      | PDIP/<br>SOIC<br>Pin# | SSOP<br>Pin# | QFN<br>Pin# | I/O/P<br>Type | Buffer<br>Type         | Description                                           |
|---------------|-----------------------|--------------|-------------|---------------|------------------------|-------------------------------------------------------|
|               |                       |              |             |               |                        | PORTA is a bi-directional I/O port.                   |
| RA0/AN0       | 17                    | 19           | 23          |               |                        |                                                       |
| RA0           |                       |              |             | I/O           | TTL                    | Bi-directional I/O pin.                               |
| AN0           |                       |              |             | I             | Analog                 | Analog input channel 0.                               |
| RA1/AN1       | 18                    | 20           | 24          |               |                        |                                                       |
| RA1           |                       |              |             | I/O           | TTL                    | Bi-directional I/O pin.                               |
| AN1           |                       |              |             | I             | Analog                 | Analog input channel 1.                               |
| RA2/AN2/VREF- | 1                     | 1            | 26          |               |                        |                                                       |
| RA2           |                       |              |             | I/O           | TTL                    | Bi-directional I/O pin.                               |
| AN2           |                       |              |             | I             | Analog                 | Analog input channel 2.                               |
| VREF-         |                       |              |             | I             | Analog                 | A/D reference voltage (Low) input.                    |
| RA3/AN3/VREF+ | 2                     | 2            | 27          |               |                        |                                                       |
| RA3           |                       |              |             | I/O           | TTL                    | Bi-directional I/O pin.                               |
| AN3           |                       |              |             | I             | Analog                 | Analog input channel 3.                               |
| VREF+         |                       |              |             | I             | Analog                 | A/D reference voltage (High) input.                   |
| RA4/AN4/T0CKI | 3                     | 3            | 28          |               |                        |                                                       |
| RA4           |                       |              |             | I/O           | ST                     | Bi-directional I/O pin.                               |
| AN4           |                       |              |             | I             | Analog                 | Analog input channel 4.                               |
| T0CKI         |                       |              |             | I             | ST                     | Clock input to the TMR0 timer/counter.                |
| RA5/MCLR/VPP  | 4                     | 4            | 1           |               |                        |                                                       |
| RA5           |                       |              |             | I             | ST                     | Input pin.                                            |
| MCLR          |                       |              |             | I             | ST                     | Master Clear (Reset). Input/programming voltage       |
|               |                       |              |             |               |                        | input. This pin is an active low RESET to the device. |
| VPP           |                       |              |             | Р             | _                      | Programming threshold voltage.                        |
| RA6/OSC2/CLKO | 15                    | 17           | 20          |               |                        |                                                       |
| RA6           |                       |              |             | I/O           | ST                     | Bi-directional I/O pin.                               |
| OSC2          |                       |              |             | 0             | _                      | Oscillator crystal output. Connects to crystal or     |
|               |                       |              |             |               |                        | resonator in Crystal Oscillator mode.                 |
| CLKO          |                       |              |             | 0             | _                      | In RC mode, this pin outputs CLKO signal, which has   |
|               |                       |              |             |               |                        | 1/4 the frequency of OSC1, and denotes the            |
|               |                       |              |             |               |                        | instruction cycle rate.                               |
| RA7/OSC1/CLKI | 16                    | 18           | 21          |               |                        |                                                       |
| RA7           |                       |              |             | I/O           | ST (2)                 | Bi-directional I/O pin.                               |
| OSC1          |                       |              |             | !             | ST/CMOS <sup>(3)</sup> | Oscillator crystal input.                             |
| CLKI          |                       |              |             | I             | _                      | External clock source input.                          |

Legend: I = Input O = Output I/O = Input/Output P = Power
- = Not used TTL = TTL Input ST = Schmitt Trigger Input

© 2002 Microchip Technology Inc. Preliminary DS39598C-page 7

**Note 1:** This buffer is a Schmitt Trigger input when configured as the external interrupt.

<sup>2:</sup> This buffer is a Schmitt Trigger input when used in Serial Programming mode.

<sup>3:</sup> This buffer is a Schmitt Trigger input when configured in RC Oscillator mode and a CMOS input otherwise.

TABLE 1-2: PIC16F818/819 PINOUT DESCRIPTIONS (CONTINUED)

| Pin Name                                            | PDIP/<br>SOIC<br>Pin# | SSOP<br>Pin# | QFN<br>Pin# | I/O/P<br>Type      | Buffer<br>Type                       | Description                                                                                                                                          |
|-----------------------------------------------------|-----------------------|--------------|-------------|--------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                     |                       |              |             |                    |                                      | PORTB is a bi-directional I/O port. PORTB can be software programmed for internal weak pull-up on all inputs.                                        |
| RB0/INT<br>RB0<br>INT                               | 6                     | 7            | 7           | I/O<br>I           | TTL<br>ST <sup>(1)</sup>             | Bi-directional I/O pin.<br>External interrupt pin.                                                                                                   |
| RB1/SDI/SDA<br>RB1<br>SDI<br>SDA                    | 7                     | 8            | 8           | I/O<br>I<br>I/O    | TTL<br>ST<br>ST                      | Bi-directional I/O pin.<br>SPI Data in.<br>I <sup>2</sup> C Data.                                                                                    |
| RB2/SDO/CCP1<br>RB2<br>SDO<br>CCP1                  | 8                     | 9            | 9           | I/O<br>O<br>I/O    | TTL<br>ST<br>ST                      | Bi-directional I/O pin. SPI Data out. Capture input, Compare output, PWM output.                                                                     |
| RB3/CCP1/PGM<br>RB3<br>CCP1<br>PGM                  | 9                     | 10           | 10          | I/O<br>I/O<br>I    | TTL<br>ST<br>ST                      | Bi-directional I/O pin. Capture input, Compare output, PWM output. Low Voltage ICSP programming enable pin.                                          |
| RB4/SCK/SCL<br>RB4<br>SCK<br>SCL                    | 10                    | 11           | 12          | I/O<br>I/O<br>I    | TTL<br>ST<br>ST                      | Bi-directional I/O pin. Interrupt-on-change pin. Synchronous serial clock input/output for SPI. Synchronous serial clock Input for I <sup>2</sup> C. |
| RB5/SS<br>RB5<br>SS                                 | 11                    | 12           | 13          | I/O<br>I           | TTL<br>TTL                           | Bi-directional I/O pin. Interrupt-on-change pin.<br>Slave select for SPI in Slave mode.                                                              |
| RB6/T10S0/T1CKI/PGC<br>RB6<br>T10S0<br>T1CKI<br>PGC | 12                    | 13           | 15          | I/O<br>O<br>I<br>I | TTL<br>ST<br>ST<br>ST <sup>(2)</sup> | Interrupt-on-change pin. Timer1 Oscillator output. Timer1 clock input. In-circuit debugger and ICSP programming clock pin.                           |
| RB7/T1OSI/PGD<br>RB7<br>T1OSI<br>PGD                | 13                    | 14           | 16          | I/O<br> <br>       | TTL<br>ST<br>ST <sup>(2)</sup>       | Interrupt-on-change pin. Timer1 Oscillator input. In-circuit debugger and ICSP programming data pin.                                                 |
| Vss                                                 | 5                     | 5, 6         | 3, 5        | Р                  | -                                    | Ground reference for logic and I/O pins.                                                                                                             |
| VDD                                                 | 14                    | 15, 16       | 17, 19      | Р                  | -                                    | Positive supply for logic and I/O pins.                                                                                                              |

Legend: I = Input O = Output I/O = Input/Output P = Power
- = Not used TTL = TTL Input ST = Schmitt Trigger Input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

<sup>2:</sup> This buffer is a Schmitt Trigger input when used in Serial Programming mode.

<sup>3:</sup> This buffer is a Schmitt Trigger input when configured in RC Oscillator mode and a CMOS input otherwise.

#### 2.0 MEMORY ORGANIZATION

There are two memory blocks in the PIC16F818/819. These are the program memory and the data memory. Each block has its own bus, so access to each block can occur during the same oscillator cycle.

The data memory can be further broken down into the general purpose RAM and the Special Function Registers (SFRs). The operation of the SFRs that control the "core" are described here. The SFRs used to control the peripheral modules are described in the section discussing each individual peripheral module.

The data memory area also contains the data EEPROM memory. This memory is not directly mapped into the data memory, but is indirectly mapped. That is, an indirect address pointer specifies the address of the data EEPROM memory to read/ write. The PIC16F818's 128 bytes of data EEPROM memory have the address range 00h-7Fh, and the PIC16F819's 256 bytes of data EEPROM memory have the address range 00h-FFh. More details on the EEPROM memory can be found in Section 3.0.

Additional information on device memory may be found in the PICmicro™ Mid-Range Reference Manual, (DS33023).

FIGURE 2-1: PROGRAM MEMORY MAP
AND STACK FOR
PIC16F818



### 2.1 Program Memory Organization

The PIC16F818/819 devices have a 13-bit program counter capable of addressing an 8K x 14 program memory space. For the PIC16F818, the first 1K x 14 (0000h-03FFh) is physically implemented (see Figure 2-1). For the PIC16F819, the first 2K x 14 is located at 0000h-07FFh (see Figure 2-2). Accessing a location above the physically implemented address will cause a wraparound. For example, the same instruction will be accessed at locations 020h, 420h, 820h, C20h, 1020h, 1420h, 1820h, and 1C20h.

The RESET vector is at 0000h and the interrupt vector is at 0004h.

FIGURE 2-2: PROGRAM MEMORY MAP AND STACK FOR PIC16F819



## 2.2 Data Memory Organization

The Data Memory is partitioned into multiple banks that contain the General Purpose Registers and the Special Function Registers. Bits RP1 (STATUS<6>) and RP0 (STATUS<5>) are the bank select bits.

| RP1:RP0 | Bank |
|---------|------|
| 00      | 0    |
| 01      | 1    |
| 10      | 2    |
| 11      | 3    |

Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are General Purpose Registers, implemented as static RAM. All implemented banks contain SFRs. Some "high use" SFRs from one bank may be mirrored in another bank for code reduction and quicker access (e.g., the STATUS register is in Banks 0 - 3).

| Note: | EEPROM Data Memory description can be    |
|-------|------------------------------------------|
|       | found in Section 3.0 of this data sheet. |

## 2.2.1 GENERAL PURPOSE REGISTER FILE

The register file can be accessed either directly or indirectly through the File Select Register FSR.

FIGURE 2-3: PIC16F818 REGISTER FILE MAP

| A                 | File<br>Address | ,                              | File<br>Address |                   | File<br>Address | A                       | Fil<br>Addr |
|-------------------|-----------------|--------------------------------|-----------------|-------------------|-----------------|-------------------------|-------------|
| Indirect addr.(*) | 00h             | Indirect addr.(*)              | 80h             | Indirect addr.(*) | 100h            | Indirect addr.(*)       | 18          |
| TMR0              | 01h             | OPTION                         | 81h             | TMR0              | 101h            | OPTION                  | 18          |
| PCL               | 02h             | PCL                            | 82h             | PCL               | 102h            | PCL                     | 18          |
| STATUS            | 03h             | STATUS                         | 83h             | STATUS            | 103h            | STATUS                  | 18          |
| FSR               | 04h             | FSR                            | 84h             | FSR               | 104h            | FSR                     | 18          |
| PORTA             | 05h             | TRISA                          | 85h             |                   | 105h            |                         | 18          |
| PORTB             | 06h             | TRISB                          | 86h             | PORTB             | 106h            | TRISB                   | 18          |
|                   | 07h             | 11405                          | 87h             |                   | 107h            |                         | 18          |
|                   | 08h             |                                | 88h             |                   | 108h            |                         | 18          |
|                   | 09h             |                                | 89h             |                   | 109h            |                         | 18          |
| PCLATH            | 0Ah             | PCLATH                         | 8Ah             | PCLATH            | 10Ah            | PCLATH                  | 18          |
| INTCON            | 0Bh             | INTCON                         | 8Bh             | INTCON            | 10Bh            | INTCON                  | 18          |
| PIR1              | 0Ch             | PIE1                           | 8Ch             | EEDATA            | 10Ch            | EECON1                  | 18          |
| PIR2              | 0Dh             | PIE2                           | 8Dh             | EEADR             | 10Dh            | EECON2                  | 18          |
| TMR1L             | 0Eh             | PCON                           | 8Eh             |                   | 10Eh            | Reserved <sup>(1)</sup> | 18          |
| TMR1H             | 0En<br>0Fh      | OSCCON                         |                 | EEDATH<br>EEADRH  | 10EH            | Reserved <sup>(1)</sup> | 18          |
| T1CON             | 10h             | OSCTUNE                        | 8Fh             | EEADKII           | 110h            | Reserveu                | 1           |
| TMR2              | 1011<br>11h     | OSCIUNE                        | 90h             |                   | 11011           |                         | 19          |
|                   | 1111<br>12h     | DDO                            | 91h             |                   |                 |                         | İ           |
| T2CON             | 1211<br>13h     | PR2                            | 92h             |                   |                 |                         | İ           |
| SSPBUF            |                 | SSPADD                         | 93h             |                   |                 |                         | İ           |
| SSPCON            | 14h             | SSPSTAT                        | 94h             |                   |                 |                         | İ           |
| CCPR1L            | 15h             |                                | 95h             |                   |                 |                         | İ           |
| CCPR1H            | 16h             |                                | 96h             |                   |                 |                         | İ           |
| CCP1CON           | 17h             |                                | 97h             |                   |                 |                         | İ           |
|                   | 18h             |                                | 98h             |                   |                 |                         | İ           |
|                   | 19h             |                                | 99h             |                   |                 |                         | İ           |
|                   | 1Ah             |                                | 9Ah             |                   |                 |                         | İ           |
|                   | 1Bh             |                                | 9Bh             |                   |                 |                         |             |
|                   | 1Ch             |                                | 9Ch             |                   |                 |                         | İ           |
|                   | 1Dh             | 455501                         | 9Dh             |                   |                 |                         | İ           |
| ADRESH            | 1Eh             | ADRESL                         | 9Eh             |                   | 44.56           |                         | ١,,         |
| ADCON0            | 1Fh             | ADCON1                         | 9Fh             |                   | 11Fh            |                         | 19          |
|                   | 20h             | General<br>Purpose<br>Register | A0h             |                   | 120h            |                         | 1,          |
| General           |                 | 32 Bytes                       | BFh             |                   |                 |                         |             |
| Purpose           |                 |                                | C0h             | accesses          |                 | accesses                |             |
| Register          |                 | accesses                       |                 | 20h-7Fh           |                 | 20h -7Fh                |             |
| 96 Bytes          |                 | 40h-7Fh                        |                 |                   |                 |                         |             |
|                   | 7Fh             |                                | FFh             |                   | 17Fh            |                         | 11          |
| Bank 0            |                 | Bank 1                         |                 | Bank 2            | -               | Bank 3                  | • • •       |

Unimplemented data memory locations, read as '0'.

Note 1: These registers are reserved; maintain these registers clear.

<sup>\*</sup> Not a physical register.

FIGURE 2-4: PIC16F819 REGISTER FILE MAP File File File File Address Address Address Address Indirect addr.(\*) 100h Indirect addr.(\*) Indirect addr.(\*) 00h Indirect addr.(\*) 80h 180h TMR0 TMR0 101h **OPTION** 01h **OPTION** 81h 181h **PCL** 02h **PCL** 102h **PCL** 182h **PCL** 82h **STATUS** 103h **STATUS STATUS** 03h 183h **STATUS** 83h **FSR** 104h **FSR** 04h **FSR** 184h **FSR** 84h 105h **PORTA** 05h **TRISA** 85h 185h 106h **PORTB TRISB** 06h **PORTB** 186h **TRISB** 86h 107h 07h 187h 87h 108h 08h 188h 88h 109h 09h 89h 189h **PCLATH** 10Ah **PCLATH** 0Ah **PCLATH** 18Ah **PCLATH** 8Ah INTCON INTCON 10Bh 0Bh **INTCON** 18Bh INTCON 8Bh PIR1 0Ch PIE1 8Ch **EEDATA** 10Ch EECON1 18Ch PIE2 **EEADR** 10Dh EECON2 0Dh PIR2 8Dh 18Dh 10Eh Reserved<sup>(1)</sup> TMR1L 0Eh **PCON** 8Eh **EEDATH** 18Eh TMR1H 0Fh **OSCCON** 8Fh **EEADRH** 10Fh Reserved<sup>(1)</sup> 18Fh T1CON 10h **OSCTUNE** 110h 90h 190h TMR2 11h 91h T2CON 12h PR2 92h **SSPBUF** 13h **SSPADD** 93h **SSPCON** 14h **SSPSTAT** 94h CCPR1L 15h 95h CCPR1H 16h 96h CCP1CON 17h 97h 18h 98h 19h 99h 1Ah 9Ah 1Bh 9Bh 1Ch 9Ch 1Dh 9Dh **ADRESL** 1Eh 9Eh **ADRESH** 19Fh 11Fh 1Fh 9Fh ADCON0 ADCON1 1A0h 20h 120h A0h General General General Purpose Purpose Purpose Register accesses Register Register 20h -7Fh 80 Bytes 80 Bytes 96 Bytes **EFh** 16Fh 170h F0h accesses accesses 70h-7Fh 70h-7Fh 17Fh 1FFh 7Fh FFh Bank 1 Bank 2 Bank 3 Bank 0 Unimplemented data memory locations, read as '0'. Not a physical register.

Note 1: These registers are reserved; maintain these registers clear.

#### 2.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral modules for controlling the desired operation of the device. These registers are implemented as static RAM. A list of these registers is given in Table 2-1.

The Special Function Registers can be classified into two sets: core (CPU) and peripheral. Those registers associated with the core functions are described in detail in this section. Those related to the operation of the peripheral features are described in detail in the peripheral feature section.

**TABLE 2-1: SPECIAL FUNCTION REGISTER SUMMARY** 

| Address              | Name    | Bit 7      | Bit 6                                      | Bit 5          | Bit 4           | Bit 3           | Bit 2         | Bit 1         | Bit 0     | Value on POR, BOR | Details on page: |  |  |
|----------------------|---------|------------|--------------------------------------------|----------------|-----------------|-----------------|---------------|---------------|-----------|-------------------|------------------|--|--|
| Bank 0               |         |            |                                            |                |                 |                 |               |               |           |                   |                  |  |  |
| 00h <sup>(1)</sup>   | INDF    | Addressir  | ng this locati                             | on uses cont   | ents of FSR to  | o address dat   | a memory (n   | ot a physical | register) | 0000 0000         | 23               |  |  |
| 01h                  | TMR0    | Timer0 M   | odule's Reg                                | ister          |                 |                 |               |               |           | xxxx xxxx         | 53, 17           |  |  |
| 02h <sup>(1)</sup>   | PCL     | Program    | Counter's (F                               | C) Least Sig   | nificant Byte   |                 |               |               |           | 0000 0000         | 23               |  |  |
| 03h <sup>(1)</sup>   | STATUS  | IRP        | RP1                                        | RP0            | TO              | PD              | Z             | DC            | С         | 0001 1xxx         | 16               |  |  |
| 04h <sup>(1)</sup>   | FSR     | Indirect D | rect Data Memory Address Pointer xxxx xxxx |                |                 |                 |               |               |           |                   |                  |  |  |
| 05h                  | PORTA   | PORTA D    | ata Latch w                                | hen written; F | PORTA pins v    | hen read        |               |               |           | xxx0 0000         | 39               |  |  |
| 06h                  | PORTB   | PORTB D    | Data Latch w                               | hen written; F | PORTB pins v    | vhen read       |               |               |           | xxxx xxxx         | 43               |  |  |
| 07h                  | _       | Unimplen   | nented                                     |                |                 |                 |               |               |           | _                 | _                |  |  |
| 08h                  | _       | Unimplen   | nented                                     |                |                 |                 |               |               |           | _                 | _                |  |  |
| 09h                  | _       | Unimplen   | nented                                     |                |                 |                 |               |               |           | _                 | _                |  |  |
| 0Ah <sup>(1,2)</sup> | PCLATH  | _          | _                                          | _              | Write Buffer    | for the Upper   | 5 bits of the | Program Cou   | unter     | 0 0000            | 23               |  |  |
| 0Bh <sup>(1)</sup>   | INTCON  | GIE        | PEIE                                       | TMR0IE         | INTE            | RBIE            | TMR0IF        | INTF          | RBIF      | 0000 000x         | 18               |  |  |
| 0Ch                  | PIR1    | _          | ADIF                                       | _              | _               | SSPIF           | CCP1IF        | TMR2IF        | TMR1IF    | -0 0000           | 20               |  |  |
| 0Dh                  | PIR2    | _          | _                                          | _              | EEIF            | _               | _             | _             | _         | 0                 | 21               |  |  |
| 0Eh                  | TMR1L   | Holding F  | Register for t                             |                | xxxx xxxx       | 57              |               |               |           |                   |                  |  |  |
| 0Fh                  | TMR1H   | Holding F  | Register for t                             | he Most Sign   | ificant Byte of | f the 16-bit TN | /IR1 register |               |           | xxxx xxxx         | 57               |  |  |
| 10h                  | T1CON   | _          | _                                          | T1CKPS1        | T1CKPS0         | T10SCEN         | T1SYNC        | TMR1CS        | TMR10N    | 00 0000           | 57               |  |  |
| 11h                  | TMR2    | Timer2 M   | odule's Reg                                | ister          |                 |                 |               |               |           | 0000 0000         | 63               |  |  |
| 12h                  | T2CON   | _          | TOUTPS3                                    | TOUTPS2        | TOUTPS1         | TOUTPS0         | TMR2ON        | T2CKPS1       | T2CKPS0   | -000 0000         | 64               |  |  |
| 13h                  | SSPBUF  | Synchron   | ous Serial P                               | ort Receive E  | Buffer/Transm   | it Register     |               |               |           | xxxx xxxx         | 71, 76           |  |  |
| 14h                  | SSPCON  | WCOL       | SSPOV                                      | SSPEN          | CKP             | SSPM3           | SSPM2         | SSPM1         | SSPM0     | 0000 0000         | 71               |  |  |
| 15h                  | CCPR1L  | Capture/0  | Compare/PV                                 | /M Register (  | LSB)            |                 |               |               |           | xxxx xxxx         | 66, 67, 68       |  |  |
| 16h                  | CCPR1H  | Capture/0  | Compare/PV                                 | /M Register (  | MSB)            |                 |               |               |           | xxxx xxxx         | 66, 67, 68       |  |  |
| 17h                  | CCP1CON | _          | _                                          | CCP1X          | CCP1Y           | CCP1M3          | CCP1M2        | CCP1M1        | CCP1M0    | 00 0000           | 65               |  |  |
| 18h                  | _       | Unimplen   | nented                                     |                |                 |                 |               |               |           | _                 | _                |  |  |
| 19h                  | _       | Unimplen   | nented                                     |                |                 |                 |               |               |           | _                 | _                |  |  |
| 1Ah                  | _       | Unimplen   | nented                                     |                |                 |                 |               |               |           | _                 | _                |  |  |
| 1Bh                  | _       | Unimplen   | Inimplemented                              |                |                 |                 |               |               |           |                   | _                |  |  |
| 1Ch                  | _       | Unimplen   | nented                                     |                |                 |                 |               |               |           | _                 | _                |  |  |
| 1Dh                  | _       | Unimplen   | nented                                     |                |                 |                 |               |               |           | _                 | _                |  |  |
| 1Eh                  | ADRESH  | A/D Resu   | ılt Register F                             | ligher 2 bits  |                 |                 |               |               |           | xxxx xxxx         | 81               |  |  |
| 1Fh                  | ADCON0  | ADCS1      | ADCS0                                      | CHS2           | CHS1            | CHS0            | GO/DONE       | _             | ADON      | 0000 00-0         | 81               |  |  |

 $\rm x$  = unknown,  $\rm u$  = unchanged,  $\rm q$  = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'. These registers can be addressed from any bank. Legend:

Note 1:

<sup>2:</sup> The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are transferred to the upper byte of the program counter.

<sup>3:</sup> Pin 5 is an input only; the state of the TRISA5 bit has no effect and will always read '1'.

SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED) **TABLE 2-1:** 

| Address              | Name    | Bit 7      | Bit 6          | Bit 5                      | Bit 4          | Bit 3          | Bit 2         | Bit 1         | Bit 0     | Value on<br>POR, BOR | Details on page: |
|----------------------|---------|------------|----------------|----------------------------|----------------|----------------|---------------|---------------|-----------|----------------------|------------------|
| Bank 1               |         |            |                |                            |                |                |               |               |           |                      |                  |
| 80h <sup>(1)</sup>   | INDF    | Addressir  | ng this locati | on uses cont               | ents of FSR to | o address dat  | a memory (n   | ot a physical | register) | 0000 0000            | 23               |
| 81h                  | OPTION  | RBPU       | INTEDG         | T0CS                       | T0SE           | PSA            | PS2           | PS1           | PS0       | 1111 1111            | 17               |
| 82h <sup>(1)</sup>   | PCL     | Program    | Counter's (F   | C) Least Sig               | nificant Byte  |                |               |               |           | 0000 0000            | 23               |
| 83h <sup>(1)</sup>   | STATUS  | IRP        | RP1            | RP0                        | TO             | PD             | Z             | DC            | С         | 0001 1xxx            | 16               |
| 84h <sup>(1)</sup>   | FSR     | Indirect D | ata Memory     | Address Poi                | nter           |                |               |               |           | xxxx xxxx            | 23               |
| 85h                  | TRISA   | TRISA7     | TRISA6         | TRISA5 <sup>(3)</sup>      | PORTA Data     | a Direction Re | egister (TRIS | A<4:0>        |           | 1111 1111            | 39               |
| 86h                  | TRISB   | PORTB D    | Data Directio  | n Register                 |                |                |               |               |           | 1111 1111            | 43               |
| 87h                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 88h                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 89h                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 8Ah <sup>(1,2)</sup> | PCLATH  | _          | _              | _                          | Write Buffer   | for the Upper  | 5 bits of the | PC            |           | 0 0000               | 23               |
| 8Bh <sup>(1)</sup>   | INTCON  | GIE        | PEIE           | TMR0IE                     | INTE           | RBIE           | TMR0IF        | INTF          | RBIF      | 0000 000x            | 18               |
| 8Ch                  | PIE1    | _          | ADIE           | _                          | _              | SSPIE          | CCP1IE        | TMR2IE        | TMR1IE    | -0 0000              | 19               |
| 8Dh                  | PIE2    | _          | _              | _                          | EEIE           | _              | _             | _             | _         | 0                    | 21               |
| 8Eh                  | PCON    | _          | _              | _                          | _              | _              | _             | POR           | BOR       | qq                   | 22               |
| 8Fh                  | OSCCON  | _          | IRCF2          | IRCF1                      | IRCF0          | _              | IOFS          | _             | _         | -000 -0              | 38               |
| 90h <sup>(1)</sup>   | OSCTUNE | _          | _              | TUN5                       | TUN4           | TUN3           | TUN2          | TUN1          | TUN0      | 00 0000              | 36               |
| 91h                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 92h                  | PR2     | Timer2 Po  | eriod Registo  | er                         |                |                |               |               |           | 1111 1111            | 68               |
| 93h                  | SSPADD  | Synchron   | ous Serial P   | ort (I <sup>2</sup> C mode | e) Address Re  | egister        |               |               |           | 0000 0000            | 71, 76           |
| 94h                  | SSPSTAT | SMP        | CKE            | D/A                        | Р              | S              | R/W           | UA            | BF        | 0000 0000            | 71               |
| 95h                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 96h                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 97h                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 98h                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 99h                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 9Ah                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 9Bh                  |         | Unimplen   | nented         |                            |                |                |               |               |           |                      | _                |
| 9Ch                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 9Dh                  | _       | Unimplen   | nented         |                            |                |                |               |               |           | _                    | _                |
| 9Eh                  | ADRESL  | A/D Resu   | ılt Register L | ower Byte                  |                |                |               |               |           | xxxx xxxx            | 81               |
| 9Fh                  | ADCON1  | ADFM       | ADCS2          | _                          | _              | PCFG3          | PCFG2         | PCFG1         | PCFG0     | 00 0000              | 81               |

x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Legend:

Shaded locations are unimplemented, read as '0'.

These registers can be addressed from any bank.

The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are transferred to the upper byte of the program counter.

3: Pin 5 is an input only; the state of the TRISA5 bit has no effect and will always read '1'.

#### **TABLE 2-1:** SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

| Address               | Name   | Bit 7                                                    | Bit 6                         | Bit 5           | Bit 4          | Bit 3         | Bit 2           | Bit 1           | Bit 0         | Value on<br>POR, BOR | Details on page: |
|-----------------------|--------|----------------------------------------------------------|-------------------------------|-----------------|----------------|---------------|-----------------|-----------------|---------------|----------------------|------------------|
| Bank 2                |        |                                                          |                               |                 |                |               |                 |                 |               |                      |                  |
| 100h <sup>(1)</sup>   | INDF   | Addressir                                                | ng this location              | n uses conte    | nts of FSR to  | address data  | memory (no      | t a physical re | egister)      | 0000 0000            | 23               |
| 101h                  | TMR0   | Timer0 M                                                 | odule's Regi                  | ster            |                |               |                 |                 |               | xxxx xxxx            | 53               |
| 102h <sup>(1</sup>    | PCL    | Program                                                  | Counter's (P                  | C) Least Sign   | ificant Byte   |               |                 |                 |               | 0000 0000            | 23               |
| 103h <sup>(1)</sup>   | STATUS | IRP                                                      | RP1                           | RP0             | TO             | PD            | Z               | DC              | С             | 0001 1xxx            | 16               |
| 104h <sup>(1)</sup>   | FSR    | Indirect D                                               | ata Memory                    | Address Poir    | iter           |               |                 |                 |               | xxxx xxxx            | 23               |
| 105h                  | _      | Unimplen                                                 | nented                        |                 |                |               |                 |                 |               | _                    | _                |
| 106h                  | PORTB  | PORTB D                                                  | ata Latch wh                  | nen written; P  | ORTB pins w    | hen read      |                 |                 |               | xxxx xxxx            | 43               |
| 107h                  | _      | Unimplen                                                 | nented                        |                 |                |               |                 |                 |               | _                    | _                |
| 108h                  | _      | Unimplen                                                 | nented                        |                 |                |               |                 |                 |               | _                    | _                |
| 109h                  | _      | Unimplen                                                 | nented                        |                 |                |               |                 |                 |               | _                    | _                |
| 10Ah <sup>(1,2)</sup> | PCLATH | _                                                        | -                             | -               | Write Buffer   | for the Upper | 5 bits of the I | Program Cou     | nter          | 0 0000               | 23               |
| 10Bh <sup>(1)</sup>   | INTCON | GIE                                                      | PEIE                          | TMR0IE          | INTE           | RBIE          | TMR0IF          | INTF            | RBIF          | 0000 000x            | 18               |
| 10Ch                  | EEDATA | EEPROM                                                   | Data Regist                   | er Low Byte     |                |               |                 |                 | •             | xxxx xxxx            | 25               |
| 10Dh                  | EEADR  | EEPROM                                                   | l Address Re                  |                 | xxxx xxxx      | 25            |                 |                 |               |                      |                  |
| 10Eh                  | EEDATH | _                                                        | _                             | EEPROM Da       | ata Register H | igh Byte      |                 |                 |               | xx xxxx              | 25               |
| 10Fh                  | EEADRH | _                                                        | _                             | ı               | _              | _             | EEPROM A        | ddress Regist   | ter High Byte | xxx                  | 25               |
| Bank 3                |        |                                                          |                               |                 |                |               |                 |                 |               |                      |                  |
| 180h <sup>(1)</sup>   | INDF   | Addressir                                                | ng this location              | n uses conte    | nts of FSR to  | address data  | memory (no      | t a physical re | egister)      | 0000 0000            | 23               |
| 181h                  | OPTION | RBPU                                                     | INTEDG                        | T0CS            | T0SE           | PSA           | PS2             | PS1             | PS0           | 1111 1111            | 17               |
| 182h <sup>(1)</sup>   | PCL    | Program                                                  | Counter's (P                  | C) Least Sig    | nificant Byte  |               |                 |                 |               | 0000 0000            | 23               |
| 183h <sup>(1)</sup>   | STATUS | IRP                                                      | RP1                           | RP0             | TO             | PD            | Z               | DC              | С             | 0001 1xxx            | 16               |
| 184h <sup>(1)</sup>   | FSR    | Indirect D                                               | ata Memory                    | Address Poir    | iter           |               |                 |                 |               | xxxx xxxx            | 23               |
| 185h                  | _      | Unimplen                                                 | nented                        |                 |                |               |                 |                 |               | _                    | _                |
| 186h                  | TRISB  | PORTB D                                                  | ata Direction                 | n Register      |                |               |                 |                 |               | 1111 1111            | 43               |
| 187h                  | _      | Unimplen                                                 | nented                        |                 |                |               |                 |                 |               | _                    | _                |
| 188h                  | _      | Unimplen                                                 | nented                        |                 |                |               |                 |                 |               | _                    | _                |
| 189h                  | _      | Unimplen                                                 | nented                        |                 |                |               |                 |                 |               | _                    | _                |
| 18Ah <sup>(1,2)</sup> | PCLATH | Write Buffer for the Upper 5 bits of the Program Counter |                               |                 |                |               |                 |                 |               | 0 0000               | 23               |
| 18Bh <sup>(1)</sup>   | INTCON | GIE                                                      | PEIE                          | TMR0IE          | INTE           | RBIE          | TMR0IF          | INTF            | RBIF          | 0000 000x            | 18               |
| 18Ch                  | EECON1 | EEPGD                                                    | EEPGD — FREE WRERR WREN WR RD |                 |                |               |                 |                 |               |                      | 25               |
| 18Dh                  | EECON2 | EEPROM                                                   | Control Reg                   | ister2 (not a p | hysical regist | er)           |                 |                 |               |                      | 25               |
| 18Eh                  | _      | Reserved                                                 | ; maintain cle                | ear             |                |               |                 |                 |               | 0000 0000            | _                |
| 18Fh                  | _      | Reserved                                                 | ; maintain cle                | ear             |                |               |                 |                 |               | 0000 0000            | _                |

x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'. Legend:

**Preliminary** © 2002 Microchip Technology Inc. DS39598C-page 15

Note 1: These registers can be addressed from any bank.

The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are transferred to the upper byte of the program counter.

3: Pin 5 is an input only; the state of the TRISA5 bit has no effect and will always read '1'.

#### 2.2.2.1 STATUS Register

The STATUS register, shown in Register 2-1, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as '000 $\mu$  uluu' (where  $\mu$  = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect the Z, C or DC bits from the STATUS register. For other instructions not affecting any status bits, see Section 13.0, "Instruction Set Summary".

Note: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

## REGISTER 2-1: STATUS REGISTER (ADDRESS 03h, 83h, 103h, 183h)

| R/W-0 | R/W-0 | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x |
|-------|-------|-------|-----|-----|-------|-------|-------|
| IRP   | RP1   | RP0   | TO  | PD  | Z     | DC    | С     |
| bit 7 |       |       |     |     |       |       | bit 0 |

bit 7 IRP: Register Bank Select bit (used for indirect addressing)

1 = Bank 2, 3 (100h - 1FFh)

0 = Bank 0, 1 (00h - FFh)

bit 6-5 RP<1:0>: Register Bank Select bits (used for direct addressing)

11 = Bank 3 (180h - 1FFh)

10 = Bank 2 (100h - 17Fh)

01 = Bank 1 (80h - FFh)

00 = Bank 0 (00h - 7Fh)

Each bank is 128 bytes

bit 4 **TO:** Time-out bit

1 = After power-up, CLRWDT instruction, or SLEEP instruction

0 = A WDT time-out occurred

bit 3 **PD:** Power-down bit

1 = After power-up or by the CLRWDT instruction

0 = By execution of the SLEEP instruction

bit 2 **Z**: Zero bit

1 = The result of an arithmetic or logic operation is zero

0 = The result of an arithmetic or logic operation is not zero

bit 1 DC: Digit carry/borrow bit (ADDWF, ADDLW, SUBLW and SUBWF instructions)(1)

1 = A carry-out from the 4th low order bit of the result occurred

0 = No carry-out from the 4th low order bit of the result

bit 0 C: Carry/borrow bit (ADDWF, ADDLW, SUBLW and SUBWF instructions)(1,2)

1 = A carry-out from the Most Significant bit of the result occurred

 $\circ$  = No carry-out from the Most Significant bit of the result occurred

**Note 1:** For borrow, the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand.

2: For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low order bit of the source register.

| Legend:            |                  |                                         |
|--------------------|------------------|-----------------------------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented bit, read as '0'      |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared x = Bit is unknown |

#### 2.2.2.2 OPTION Register

The OPTION register is a readable and writable register that contains various control bits to configure the TMR0 prescaler/WDT postscaler (single assignable register known also as the prescaler), the External INT Interrupt, TMR0, and the weak pull-ups on PORTB.

**Note:** To achieve a 1:1 prescaler assignment for the TMR0 register, assign the prescaler to the Watchdog Timer.

#### REGISTER 2-2: OPTION REGISTER (ADDRESS 81h, 181h)

| R/W-1 | R/W-1  | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |  |
|-------|--------|-------|-------|-------|-------|-------|-------|--|
| RBPU  | INTEDG | T0CS  | T0SE  | PSA   | PS2   | PS1   | PS0   |  |
| bit 7 |        |       |       |       |       |       | bit 0 |  |

bit 7 RBPU: PORTB Pull-up Enable bit

1 = PORTB pull-ups are disabled

0 = PORTB pull-ups are enabled by individual port latch values

bit 6 INTEDG: Interrupt Edge Select bit

1 = Interrupt on rising edge of RB0/INT pin0 = Interrupt on falling edge of RB0/INT pin

bit 5 TOCS: TMR0 Clock Source Select bit

1 = Transition on RA4/T0CKI pin

0 = Internal instruction cycle clock (CLKO)

bit 4 T0SE: TMR0 Source Edge Select bit

1 = Increment on high-to-low transition on RA4/T0CKI pin

0 = Increment on low-to-high transition on RA4/T0CKI pin

bit 3 **PSA:** Prescaler Assignment bit

1 = Prescaler is assigned to the WDT

0 = Prescaler is assigned to the Timer0 module

bit 2-0 **PS2:PS0:** Prescaler Rate Select bits

| Bit Value | TMR0 Rate | WDT Rate |
|-----------|-----------|----------|
| 000       | 1:2       | 1:1      |
| 001       | 1:4       | 1:2      |
| 010       | 1:8       | 1:4      |
| 011       | 1:16      | 1:8      |
| 100       | 1:32      | 1:16     |
| 101       | 1:64      | 1:32     |
| 110       | 1 : 128   | 1:64     |
| 111       | 1:256     | 1:128    |

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### 2.2.2.3 INTCON Register

The INTCON Register is a readable and writable register that contains various enable and flag bits for the TMR0 register overflow, RB port change and external RB0/INT pin interrupts.

Interrupt flag bits get set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

#### REGISTER 2-3: INTCON: INTERRUPT CONTROL REGISTER (ADDRESS 0Bh, 8Bh, 10Bh, 18Bh)

| R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-x |
|-------|-------|--------|-------|-------|--------|-------|-------|
| GIE   | PEIE  | TMR0IE | INTE  | RBIE  | TMR0IF | INTF  | RBIF  |
| bit 7 |       |        |       |       |        |       | bit 0 |

Note:

bit 7 GIE: Global Interrupt Enable bit

1 = Enables all unmasked interrupts

0 = Disables all interrupts

bit 6 **PEIE:** Peripheral Interrupt Enable bit

1 = Enables all unmasked peripheral interrupts

0 = Disables all peripheral interrupts

bit 5 **TMR0IE:** TMR0 Overflow Interrupt Enable bit

1 = Enables the TMR0 interrupt

0 = Disables the TMR0 interrupt

bit 4 INTE: RB0/INT External Interrupt Enable bit

1 = Enables the RB0/INT external interrupt

0 = Disables the RB0/INT external interrupt

bit 3 RBIE: RB Port Change Interrupt Enable bit

1 = Enables the RB port change interrupt

0 = Disables the RB port change interrupt

bit 2 TMR0IF: TMR0 Overflow Interrupt Flag bit

1 = TMR0 register has overflowed (must be cleared in software)

0 = TMR0 register did not overflow

bit 1 INTF: RB0/INT External Interrupt Flag bit

1 = The RB0/INT external interrupt occurred (must be cleared in software)

0 = The RB0/INT external interrupt did not occur

bit 0 RBIF: RB Port Change Interrupt Flag bit

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared.

1 = At least one of the RB7:RB4 pins changed state (must be cleared in software)

0 = None of the RB7:RB4 pins have changed state

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | d bit, read as '0' |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### 2.2.2.4 PIE1 Register

This register contains the individual enable bits for the peripheral interrupts.

**Note:** Bit PEIE (INTCON<6>) must be set to enable any peripheral interrupt.

#### REGISTER 2-4: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1 (ADDRESS 8Ch)

| U-0   | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0  | R/W-0  | R/W-0  |
|-------|-------|-----|-----|-------|--------|--------|--------|
| _     | ADIE  | _   | _   | SSPIE | CCP1IE | TMR2IE | TMR1IE |
| bit 7 |       |     |     |       |        |        | bit 0  |

bit 7 Unimplemented: Read as '0' bit 6 ADIE: A/D Converter Interrupt Enable bit 1 = Enables the A/D converter interrupt 0 = Disables the A/D converter interrupt bit 5-4 Unimplemented: Read as '0' bit 3 SSPIE: Synchronous Serial Port Interrupt Enable bit 1 = Enables the SSP interrupt 0 = Disables the SSP interrupt CCP1IE: CCP1 Interrupt Enable bit bit 2 1 = Enables the CCP1 interrupt 0 = Disables the CCP1 interrupt bit 1 TMR2IE: TMR2 to PR2 Match Interrupt Enable bit

1 = Enables the TMR2 to PR2 match interrupt
 0 = Disables the TMR2 to PR2 match interrupt
 bit 0
 TMR1IE: TMR1 Overflow Interrupt Enable bit

1 = Enables the TMR1 overflow interrupt0 = Disables the TMR1 overflow interrupt

#### 2.2.2.5 PIR1 Register

This register contains the individual flag bits for the Peripheral interrupts.

Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit, or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

#### REGISTER 2-5: PIR1: PERIPHERAL INTERRUPT FLAG REGISTER 1 (ADDRESS 0Ch)

| U-0   | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0  | R/W-0  | R/W-0  |  |
|-------|-------|-----|-----|-------|--------|--------|--------|--|
| _     | ADIF  | _   | _   | SSPIF | CCP1IF | TMR2IF | TMR1IF |  |
| bit 7 |       |     |     |       |        |        | bit 0  |  |

Note:

bit 7 **Unimplemented:** Read as '0'

bit 6 ADIF: A/D Converter Interrupt Flag bit

1 = An A/D conversion completed

0 = The A/D conversion is not complete

bit 5-4 Unimplemented: Read as '0'

bit 3 SSPIF: Synchronous Serial Port (SSP) Interrupt Flag bit

1 = The SSP interrupt condition has occurred, and must be cleared in software before returning from the Interrupt Service Routine.

The conditions that will set this bit are a transmission/reception has taken place.

0 = No SSP interrupt condition has occurred

bit 2 **CCP1IF:** CCP1 Interrupt Flag bit

#### Capture mode:

1 = A TMR1 register capture occurred (must be cleared in software)

0 = No TMR1 register capture occurred

#### Compare mode:

1 = A TMR1 register compare match occurred (must be cleared in software)

0 = No TMR1 register compare match occurred

#### PWM mode:

Unused in this mode

bit 1 TMR2IF: TMR2 to PR2 Match Interrupt Flag bit

1 = TMR2 to PR2 match occurred (must be cleared in software)

0 = No TMR2 to PR2 match occurred

bit 0 TMR1IF: TMR1 Overflow Interrupt Flag bit

1 = TMR1 register overflowed (must be cleared in software)

0 = TMR1 register did not overflow

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### 2.2.2.6 PIE2 Register

The PIE2 register contains the individual enable bit for the EEPROM write operation interrupt.

### REGISTER 2-6: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2 (ADDRESS 8Dh)

| U-0   | U-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0   |
|-------|-----|-----|-------|-----|-----|-----|-------|
| _     | _   | _   | EEIE  | _   | _   | _   | _     |
| bit 7 |     |     |       |     |     |     | hit 0 |

bit 7-5 Unimplemented: Read as '0'

bit 4 **EEIE**: EEPROM Write Operation Interrupt Enable bit

1 = Enable EE Write Interrupt 0 = Disable EE Write Interrupt Unimplemented: Read as '0'

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'
- n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

### 2.2.2.7 PIR2 Register

bit 3-0

The PIR2 register contains the flag bit for the EEPROM write operation interrupt.

Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit, or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

## REGISTER 2-7: PIR2: PERIPHERAL INTERRUPT FLAG REGISTER 2 (ADDRESS 0Dh)

| U-0   | U-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0   |
|-------|-----|-----|-------|-----|-----|-----|-------|
| _     | _   | _   | EEIF  | _   | _   | _   | _     |
| hit 7 |     |     |       |     |     |     | hit 0 |

bit 7-5 Unimplemented: Read as '0'

bit 4 **EEIF**: EEPROM Write Operation Interrupt Enable bit

1 = Enable EE Write Interrupt 0 = Disable EE Write Interrupt

bit 3-0 **Unimplemented:** Read as '0'

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'
- n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### 2.2.2.8 PCON Register

Note: Interrupt flag bits get set when an interrupt condition occurs regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

The Power Control (PCON) register contains a flag bit to allow differentiation between a Power-on Reset (POR), a Brown-out Reset, an external MCLR Reset and WDT Reset.

Note: BOR is unknown on Power-on Reset. It must then be set by the user and checked on subsequent RESETS to see if BOR is clear, indicating a brown-out has occurred. The BOR status bit is a 'don't care' and is not necessarily predictable if the brown-out circuit is disabled (by clearing the BOREN bit in the Configuration word).

#### REGISTER 2-8: PCON: POWER CONTROL REGISTER (ADDRESS 8Eh)

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-x |
|-------|-----|-----|-----|-----|-----|-------|-------|
| _     | _   | _   | _   | _   | _   | POR   | BOR   |
| bit 7 |     |     |     |     |     |       | bit 0 |

bit 7-2 **Unimplemented:** Read as '0' bit 1 **POR:** Power-on Reset Status bit

1 = No Power-on Reset occurred

0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)

bit 0 **BOR:** Brown-out Reset Status bit

1 = No Brown-out Reset occurred

0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs)

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'
- n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### 2.3 PCL and PCLATH

The program counter (PC) is 13 bits wide. The low byte comes from the PCL register, which is a readable and writable register. The upper bits (PC<12:8>) are not readable, but are indirectly writable through the PCLATH register. On any RESET, the upper bits of the PC will be cleared. Figure 2-5 shows the two situations for the loading of the PC. The upper example in the figure shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in the figure shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

FIGURE 2-5: LOADING OF PC IN DIFFERENT SITUATIONS



#### 2.3.1 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When doing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256-byte block). Refer to the application note, "Implementing a Table Read" (AN556).

#### 2.3.2 STACK

The PIC16F818/819 family has an 8-level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed, or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

- Note 1: There are no status bits to indicate stack overflow or stack underflow conditions.
  - 2: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions, or the vectoring to an interrupt address.

## 2.4 Indirect Addressing: INDF and FSR Registers

The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a *pointer*). This is indirect addressing.

#### **EXAMPLE 2-1: INDIRECT ADDRESSING**

- · Register file 05 contains the value 10h
- · Register file 06 contains the value 0Ah
- · Load the value 05 into the FSR register
- A read of the INDF register will return the value of 10h
- Increment the value of the FSR register by one (FSR = 06)
- A read of the INDF register now will return the value of 0Ah

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no operation (although STATUS bits may be affected).

A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 2-2.

EXAMPLE 2-2: HOW TO CLEAR RAM USING INDIRECT ADDRESSING

|        | movlw<br>movwf | 0x20<br>FSR | ;initialize pointer ;to RAM |  |  |
|--------|----------------|-------------|-----------------------------|--|--|
| NEXT   | clrf           | INDF        | clear INDF register         |  |  |
|        | incf           | FSR         | ;inc pointer                |  |  |
|        | btfss          | FSR,4       | ;all done?                  |  |  |
|        | goto           | NEXT        | ;NO, clear next             |  |  |
| CONTIN | IUE            |             |                             |  |  |
| :      |                |             | ;YES, continue              |  |  |
|        |                |             |                             |  |  |

An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 2-6.

FIGURE 2-6: DIRECT/INDIRECT ADDRESSING



## 3.0 DATA EEPROM AND FLASH PROGRAM MEMORY

The Data EEPROM and FLASH Program memory is readable and writable during normal operation (over the full VDD range). This memory is not directly mapped in the register file space. Instead, it is indirectly addressed through the Special Function Registers. There are six SFRs used to read and write this memory:

- EECON1
- EECON2
- EEDATA
- EEDATH
- EEADR
- FFADRH

When interfacing the data memory block, EEDATA holds the 8-bit data for read/write, and EEADR holds the address of the EEPROM location being accessed. These devices have 128 or 256 bytes of data EEPROM, with an address range from 00h to 0FFh. Addresses from 80h to FFh are unimplemented on the PIC16F818 device and will read 00h. When writing to unimplemented locations, the charge pump will be turned off.

When interfacing the program memory block, the EEDATA and EEDATH registers form a two-byte word that holds the 14-bit data for read/write, and the EEADR and EEADRH registers form a two-byte word that holds the 13-bit address of the EEPROM location being accessed. These devices have 1K or 2K words of program FLASH, with an address range from 0000h to 03FFh for the PIC16F818, and 0000h to 07FFh for the PIC16F819. Addresses above the range of the respective device will wraparound to the beginning of program memory.

The EEPROM data memory allows single byte read and write. The FLASH program memory allows single word reads and four-word block writes. Program memory writes must first start with a 32-word block erase, then write in 4-word blocks. A byte write in data EEPROM memory automatically erases the location and writes the new data (erase before write).

The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump, rated to operate over the voltage range of the device for byte or word operations.

When the device is code protected, the CPU may continue to read and write the data EEPROM memory. Depending on the settings of the write protect bits, the device may or may not be able to write certain blocks of the program memory; however, reads of the program memory are allowed. When code protected, the device programmer can no longer access data or program memory; this does NOT inhibit internal reads or writes.

#### 3.1 EEADR and EEADRH

The EEADRH:EEADR register pair can address up to a maximum of 256 bytes of data EEPROM, or up to a maximum of 8K words of program EEPROM. When selecting a data address value, only the LSByte of the address is written to the EEADR register. When selecting a program address value, the MSByte of the address is written to the EEADRH register and the LSByte is written to the EEADR register.

If the device contains less memory than the full address reach of the address register pair, the Most Significant bits of the registers are not implemented. For example, if the device has 128 bytes of data EEPROM, the Most Significant bit of EEADR is not implemented on access to data EEPROM.

## 3.2 EECON1 and EECON2 Registers

EECON1 is the control register for memory accesses.

Control bit EEPGD determines if the access will be a program or data memory access. When clear, as it is when RESET, any subsequent operations will operate on the data memory. When set, any subsequent operations will operate on the program memory.

Control bits RD and WR initiate read and write, respectively. These bits cannot be cleared, only set in software. They are cleared in hardware at completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation.

The WREN bit, when set, will allow a write or erase operation. On power-up, the WREN bit is clear. The WRERR bit is set when a write (or erase) operation is interrupted by a  $\overline{\text{MCLR}}$ , or a WDT Time-out Reset during normal operation. In these situations, following RESET, the user can check the WRERR bit and rewrite the location. The data and address will be unchanged in the EEDATA and EEADR registers.

Interrupt flag bit, EEIF in the PIR2 register, is set when write is complete. It must be cleared in software.

EECON2 is not a physical register. Reading EECON2 will read all '0's. The EECON2 register is used exclusively in the EEPROM write sequence.

#### **REGISTER 3-1:** EECON1: EEPROM ACCESS CONTROL REGISTER 1 (ADDRESS 18Ch)

| R/W-x | U-0 | U-0 | R/W-x | R/W-x | R/W-0 | R/S-0 | R/S-0 |
|-------|-----|-----|-------|-------|-------|-------|-------|
| EEPGD | _   | _   | FREE  | WRERR | WREN  | WR    | RD    |
| bit 7 |     |     |       |       |       |       | bit 0 |

bit 0

bit 7 **EEPGD**: Program/Data EEPROM Select bit

1 = Accesses program memory

0 = Accesses data memory

Reads '0' after a POR; this bit cannot be changed while a write operation is in progress.

bit 6-5 Unimplemented: Read as '0'

bit 4 FREE: EEPROM Forced Row Erase bit

1 = Erase the program memory row addressed by EEADRH:EEADR on the next WR command

0 = Perform write only

WRERR: EEPROM Error Flag bit bit 3

1 = A write operation is prematurely terminated

(any MCLR or any WDT Reset during normal operation)

0 = The write operation completed

bit 2 WREN: EEPROM Write Enable bit

1 = Allows write cycles

0 = Inhibits write to the EEPROM

bit 1 WR: Write Control bit

> 1 = Initiates a write cycle. The bit is cleared by hardware once write is complete. The WR bit can only be set (not cleared) in software.

0 = Write cycle to the EEPROM is complete

bit 0 RD: Read Control bit

> 1 = Initiates an EEPROM read, RD is cleared in hardware. The RD bit can only be set (not cleared) in software.

0 = Does not initiate an EEPROM read

Legend:

R = Readable bit W = Writable bit S = Set only U = Unimplemented bit, read as '0'

'0' = Bit is cleared n = Value at POR '1' = Bit is set x = Bit is unknown

### 3.3 Reading Data EEPROM Memory

To read a data memory location, the user must write the address to the EEADR register, clear the EEPGD control bit (EECON1<7>) and then set control bit, RD (EECON1<0>). The data is available in the very next cycle, in the EEDATA register; therefore, it can be read in the next instruction (see Example 3-1). EEDATA will hold this value until another read, or until it is written to by the user (during a write operation).

The steps to reading the EEPROM data memory are:

- Write the address to EEADR. Make sure that the address is not larger than the memory size of the device.
- Clear the EEPGD bit to point to EEPROM data memory.
- 3. Set the RD bit to start the read operation.
- 4. Read the data from the EEDATA register.

#### **EXAMPLE 3-1: DATA EEPROM READ**

```
BANKSEL EEADR
                  : Select Bank of EEADR
MOVF
     ADDR, W
MOVWF EEADR
                  ; Data Memory Address
                 ; to read
BANKSEL EECON1
                 ; Select Bank of EECON1
BCF EECON1, EEPGD; Point to Data memory
BSF
      EECON1,RD ; EE Read
BANKSEL EEDATA
                  ; Select Bank of EEDATA
                  ; W = EEDATA
MOVF
     EEDATA, W
```

## 3.4 Writing to Data EEPROM Memory

To write an EEPROM data location, the user must first write the address to the EEADR register and the data to the EEDATA register. Then, the user must follow a specific write sequence to initiate the write for each byte.

The write will not initiate if the write sequence is not exactly followed (write 55h to EECON2, write AAh to EECON2, then set WR bit) for each byte. We strongly recommend that interrupts be disabled during this code segment (see Example 3-2).

Additionally, the WREN bit in EECON1 must be set to enable write. This mechanism prevents accidental writes to data EEPROM due to errant (unexpected) code execution (i.e., lost programs). The user should keep the WREN bit clear at all times, except when updating EEPROM. The WREN bit is not cleared by hardware

After a write sequence has been initiated, clearing the WREN bit will not affect this write cycle. The WR bit will be inhibited from being set unless the WREN bit is set. At the completion of the write cycle, the WR bit is cleared in hardware and the EE Write Complete Interrupt Flag bit (EEIF) is set. The user can either enable this interrupt, or poll this bit. EEIF must be cleared by software.

The steps to write to EEPROM data memory are:

- 1. If step 10 is not implemented, check the WR bit to see if a write is in progress.
- Write the address to EEADR. Make sure that the address is not larger than the memory size of the device.
- 3. Write the 8-bit data value to be programmed in the EEDATA register.
- Clear the EEPGD bit to point to EEPROM data memory.
- 5. Set the WREN bit to enable program operations.
- 6. Disable interrupts (if enabled).
- 7. Execute the special five instruction sequence:
  - Write 55h to EECON2 in two steps (first to W, then to EECON2)
  - Write AAh to EECON2 in two steps (first to W, then to EECON2)
  - · Set the WR bit
- 8. Enable interrupts (if using interrupts).
- Clear the WREN bit to disable program operations.
- 10. At the completion of the write cycle, the WR bit is cleared and the EEIF interrupt flag bit is set (EEIF must be cleared by firmware). If step 1 is not implemented, then firmware should check for EEIF to be set, or WR to clear, to indicate the end of the program cycle.

#### **EXAMPLE 3-2:** DATA EEPROM WRITE

```
BANKSEL EECON1
                    ; Select Bank of
                    ; EECON1
 BTFSC EECON1, WR ; Wait for write
 GOTO $-1
                   ; to complete
 BANKSEL EEADR
                    ; Select Bank of
                    ; EEADR
 MOVF
        ADDR,W
 MOVWF
        EEADR
                    ; Data Memory
                    ; Address to write
 MOVF
         VALUE, W
 MOVWF EEDATA
                    ; Data Memory Value
                    ; to write
 BANKSEL EECON1
                    ; Select Bank of
                    ; EECON1
 BCF
        EECON1, EEPGD; Point to DATA
                    ; memory
 BSF
        EECON1, WREN ; Enable writes
 BCF
         INTCON, GIE ; Disable INTs.
 MOVLW
         55h
8 MOVWE
        EECON2
                    ; Write 55h
MOVLW
        AAh
        EECON2 ; Write AAh
 MOVWF
 BSF
         EECON1,WR ; Set WR bit to
                    ; begin write
 BSF
         INTCON,GIE ; Enable INTs.
 BCF
         EECON1, WREN ; Disable writes
```

### 3.5 Reading FLASH Program Memory

To read a program memory location, the user must write two bytes of the address to the EEADR and EEADRH registers, set the EEPGD control bit (EECON1<7>), and then set control bit RD (EECON1<0>). Once the read control bit is set, the program memory FLASH controller will use the second instruction cycle to read the data. This causes the second instruction immediately following the "BSF EECON1, RD" instruction to be ignored. The data is available in the very next cycle, in the EEDATA and EEDATH registers; therefore, it can be read as two bytes in the following instructions. EEDATA and EEDATH registers will hold this value until another read, or until it is written to by the user (during a write operation).

#### EXAMPLE 3-3: FLASH PROGRAM READ

```
BANKSEL EEADRH
                    ; Select Bank of EEADRH
MOVE
       ADDRH. W
MOVWF
       EEADRH
                    ; MS Byte of Program
                    ; Address to read
MOVF
       ADDRL, W
MOVWF EEADR
                   ; LS Byte of Program
                    ; Address to read
BANKSEL EECON1
                   ; Select Bank of EECON1
BSF
       EECON1, EEPGD; Point to PROGRAM
                    ; memory
BSF
       EECON1, RD
                   ; EE Read
NOP
                    ; Any instructions
                    ; here are ignored as
NOP
                    ; program memory is
                    ; read in second cycle
                   ; after BSF EECON1,RD
BANKSEL EEDATA
                   ; Select Bank of EEDATA
MOVF
       EEDATA, W
                    ; DATAL = EEDATA
MOVWF
      DATAL
       EEDATH, W
                    ; DATAH = EEDATH
MOVF
MOVWF DATAH
```

### 3.6 Erasing FLASH Program Memory

The minimum erase block is 32 words. Only through the use of an external programmer, or through ICSP control, can larger blocks of program memory be bulk erased. Word erase in the FLASH array is not supported.

When initiating an erase sequence from the microcontroller itself, a block of 32 words of program memory is erased. The Most Significant 11 bits of the EEADRH:EEADR point to the block being erased. EEADR< 4:0> are ignored.

The EECON1 register commands the erase operation. The EEPGD bit must be set to point to the FLASH program memory. The WREN bit must be set to enable write operations. The FREE bit is set to select an erase operation.

For protection, the write initiate sequence for EECON2 must be used.

After the "BSF EECON1, WR" instruction, the processor requires two cycles to set up the erase operation. The user must place two NOP instructions after the WR bit is set. The processor will halt internal operations for the typical 2 ms, only during the cycle in which the erase takes place. This is not SLEEP mode, as the clocks and peripherals will continue to run. After the erase cycle, the processor will resume operation with the third instruction after the EECON1 write instruction.

## 3.6.1 FLASH PROGRAM MEMORY ERASE SEQUENCE

The sequence of events for erasing a block of internal program memory location is:

- Load EEADRH:EEADR with address of row being erased.
- Set EEPGD bit to point to program memory; set WREN bit to enable writes, and set FREE bit to enable the erase.
- Disable interrupts.
- 4. Write 55h to EECON2.
- 5. Write AAh to EECON2.
- Set the WR bit. This will begin the row erase cycle.
- 7. The CPU will stall for duration of the erase.

#### **EXAMPLE 3-4: ERASING A FLASH PROGRAM MEMORY ROW**

```
BANKSEL EEADRH
                             ; Select Bank of EEADRH
         MOVF
                ADDRH, W
         MOVWF EEADRH
                             ; MS Byte of Program Address to Erase
         MOVF ADDRL, W
         MOVWF EEADR
                             ; LS Byte of Program Address to Erase
ERASE_ROW
                             ; Select Bank of EECON1
         BANKSEL EECON1
                 EECON1, EEPGD; Point to PROGRAM memory
         BSF
                 EECON1, WREN; Enable Write to memory
         BSF
                 EECON1, FREE; Enable Row Erase operation
         BCF
                 INTCON, GIE ; Disable interrupts (if using)
         MOVLW 55h
         MOVWF EECON2
                            ; Write 55h
         MOVLW AAh
         MOVWF EECON2
                EECON2 ; Write AAh
EECON1, WR ; Start Erase (CPU stall)
         BSF
         NOP
                             ; Any instructions here are ignored as processor
                             ; halts to begin Erase sequence
         NOP
                             ; processor will stop here and wait for Erase complete
                             ; after Erase processor continues with 3rd instruction
         BCF
                EECON1, WREN; Disable writes
         BSF
                INTCON, GIE ; Enable interrupts (if using)
```

## 3.7 Writing to FLASH Program Memory

FLASH program memory may only be written to if the destination address is in a segment of memory that is not write protected, as defined in bits WRT1:WRT0 of the device configuration word (Register 12-1). FLASH program memory must be written in four-word blocks. A block consists of four words with sequential addresses, with a lower boundary defined by an address, where EEADR<1:0> = 00. At the same time, all block writes to program memory are done as write only operations. The program memory must first be erased. The write operation is edge-aligned, and cannot occur across boundaries.

To write to the program memory, the data must first be loaded into the buffer registers. There are four 14-bit buffer registers and they are addressed by the low 2 bits of EEADR.

Loading data into the buffer registers is accomplished via the EEADR, EEADT, EECON1 and EECON2 registers as follows:

- · Set EECON1 PGD, and WREN
- · Write address to EEADRH:EEADR
- Write data to EEDATA:EEDATH
- Write 55, AA to EECON2
- Set WR bit in EECON1

There are 4 buffer register words and all four locations **MUST** be written to with correct data.

After the "BSF EECON1, WR" instruction, if EEADR = xxxxxx11, then a short write will occur. This short write only transfers the data to the buffer register. The WR bit will be cleared in hardware after 1 cycle. The core will not halt and there will be no EEWHLT signal generated.

After the "BSF EECON1, WR" instruction, EEADR = xxxxxx11, then a long write will occur. This transfer data simultaneously the EEDATH:EEDATA to the buffer registers and begin the write of all four words. The processor will execute the next instruction and then ignore the subsequent instruction. The user should place NOP instructions into the second words. The processor will then halt internal operations for typically 2 msec in which the write takes place. This is not a SLEEP mode, as the clocks and peripherals will continue to run. After the write cycle, the processor will resume operation with the 3rd instruction after the EECON1 write instruction.

After each long write, the 4 buffer registers will be reset to 3FFF.





An example of the complete four-word write sequence is shown in Example 3-5. The initial address is loaded into the EEADRH:EEADR register pair; the four words of data are loaded using indirect addressing, assuming that a row erase sequence has already been performed.

#### WRITING TO FLASH PROGRAM MEMORY **EXAMPLE 3-5:**

```
; This write routine assumes the following:
; 1. The 32 words in the erase block have already been erased.
; 2. A valid starting address (the least significant bits = '00') is loaded into EEADRH: EEADR
; 3. This example is starting at 0 \times 100, this is an application dependent setting.
; 4. The 8 bytes (4 words) of data are loaded, starting at an address in RAM called ARRAY.
; 5. This is an example only, location of data to program is application dependent.
; 6. word block is located in data memory.
       BANKSEL EECON1
                                 ;prepare for WRITE procedure
       BSF
               EECON1, EEPGD
                                 ;point to program memory
               EECON1, WREN
                                 ;allow write cycles
       BANKSEL word block
       MOVLW .4
       MOVWF
               word block
                                ;prepare for 4 words to be written
       BANKSEL EEADRH
                                 ;Start writing at 0x100
       MOVIW 0 \times 0.1
       MOVWF EEADRH
                                 ;load HIGH address
       MOVLW 0x00
                                 ;load LOW address
       MOVWF EEADR
       BANKSEL ARRAY
       MOVLW ARRAY
                                 ;initialize FSR to start of data
       MOVWF FSR
LOOP
       BANKSEL EEDATA
       MOVF
               INDF.W
                                 ; indirectly load EEDATA
       MOVWF EEDATA
       TNCF
                                 ;increment data pointer
              FSR.F
       MOVF
              INDF, W
                                 ;indirectly load EEDATH
       MOVWF EEDATH
       INCF FSR, F
                                 ;increment data pointer
       BANKSEL EECON1
       W.TVOM
               0x55
                                 ;required sequence
       MOVWF
               EECON2
       MOVLW
               0xAA
       MOVWF EECON2
       BSF
               EECON1,WR
                                 ;set WR bit to begin write
       NOP
                                 ;instructions here are ignored as processor
       NOP
       BANKSEL EEADR
       INCF EEADR, f
                                 ;load next word address
       BANKSEL word block
       DECFSZ word block, f
                                 ; have 4 words been written?
       GOTO
               loop
                                 ; NO, continue with writing
       BANKSEL EECON1
            EECON1, WREN
                                 ;YES, 4 words complete, disable writes
       BSF
               INTCON, GIE
                                 ; enable interrupts
```

### 3.8 Protection Against Spurious Write

There are conditions when the device should not write to the data EEPROM memory. To protect against spurious EEPROM writes, various mechanisms have been built-in. On power-up, WREN is cleared. Also, the Power-up Timer (72 ms duration) prevents an EEPROM write.

The write initiate sequence and the WREN bit together, help prevent an accidental write during brown-out, power glitch, or software malfunction.

### 3.9 Operation During Code Protect

When the data EEPROM is code protected, the microcontroller can read and write to the EEPROM normally. However, all external access to the EEPROM is disabled. External write access to the program memory is also disabled.

When program memory is code protected, the microcontroller can read and write to program memory normally, as well as execute instructions. Writes by the device may be selectively inhibited to regions of the memory, depending on the setting of bits WRT1:WRT0 of the configuration word (see Section 12.1 for additional information). External access to the memory is also disabled.

TABLE 3-1: REGISTERS/BITS ASSOCIATED WITH DATA EEPROM AND FLASH PROGRAM MEMORIES

| Address | Name   | Bit 7                                              | Bit 6                                  | Bit 5 | Bit 4 | Bit 3 | Bit 2                                       | Bit 1     | Bit 0     | Value on<br>Power-on<br>Reset | Value on all other RESETS |
|---------|--------|----------------------------------------------------|----------------------------------------|-------|-------|-------|---------------------------------------------|-----------|-----------|-------------------------------|---------------------------|
| 10Ch    | EEDATA | EEPROM                                             | EEPROM/FLASH Data Register Low Byte    |       |       |       |                                             |           | xxxx xxxx | uuuu uuuu                     |                           |
| 10Dh    | EEADR  | EEPROM                                             | EEPROM/FLASH Address Register Low Byte |       |       |       |                                             | xxxx xxxx | uuuu uuuu |                               |                           |
| 10Eh    | EEDATH | _                                                  | EEPROM/FLASH Data Register High Byte   |       |       |       |                                             | xx xxxx   | uu uuuu   |                               |                           |
| 10Fh    | EEADRH |                                                    | _                                      | _     | -     | _     | EEPROM/FLASH Address     Register High Byte |           |           | xxx                           | uuu                       |
| 18Ch    | EECON1 | EEPGD                                              | _                                      | _     | FREE  | WRERR | WREN                                        | WR        | RD        | xx x000                       | xx q000                   |
| 18Dh    | EECON2 | EEPROM Control Register2 (not a physical register) |                                        |       |       |       |                                             |           |           |                               |                           |
| 0Dh     | PIR2   | _                                                  | _                                      | _     | EEIF  | _     | _                                           | _         | _         | 0                             | 0                         |
| 8Dh     | PIE2   | _                                                  | _                                      | _     | EEIE  | _     | _                                           | _         | _         | 0                             | 0                         |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0', q = value depends upon condition. Shaded cells are not used by Data EEPROM or FLASH Program Memory.

## 4.0 OSCILLATOR CONFIGURATIONS

#### 4.1 Oscillator Types

The PIC16F818/819 can be operated in eight different Oscillator modes. The user can program three configuration bits (FOSC2:FOSC0) to select one of these eight modes (modes 5 - 8 are new PIC16 oscillator configurations):

| 00. | ingaranorio, | •                                                            |
|-----|--------------|--------------------------------------------------------------|
| 1.  | LP           | Low Power Crystal                                            |
| 2.  | XT           | Crystal/Resonator                                            |
| 3.  | HS           | High Speed Crystal/Resonator                                 |
| 4.  | RC           | External Resistor/Capacitor with Fosc/4 output on RA6        |
| 5.  | RCIO         | External Resistor/Capacitor with I/O on RA6                  |
| 6.  | INTIO1       | Internal Oscillator with Fosc/4 output on RA6 and I/O on RA7 |
| 7.  | INTIO2       | Internal Oscillator with I/O on RA6 and RA7                  |
| 8.  | ECIO         | External Clock with I/O on RA6                               |

## 4.2 Crystal Oscillator/Ceramic Resonators

In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKI and OSC2/CLKO pins to establish oscillation (see Figure 4-1 and Figure 4-2). The PIC16F818/819 oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications.

FIGURE 4-1: CRYSTAL OPERATION (HS, XT, OR LP OSC CONFIGURATION)



Note 1: See Table 4-1 for typical values of C1 and C2.

- 2: A series resistor (Rs) may be required for AT strip cut crystals.
- 3: RF varies with the crystal chosen (typically between 2 M $\Omega$  to 10 M $\Omega$ ).

TABLE 4-1: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR (FOR DESIGN GUIDANCE ONLY)

| Osc Type | Crystal<br>Freq | Typical Capacitor Values<br>Tested: |       |  |  |
|----------|-----------------|-------------------------------------|-------|--|--|
|          | rieq            | C1                                  | C2    |  |  |
| LP       | 32 kHz          | 33 pF                               | 33 pF |  |  |
|          | 200 kHz         | 15 pF                               | 15 pF |  |  |
| XT       | 200 kHz         | 56 pF                               | 56 pF |  |  |
|          | 1 MHz           | 15 pF                               | 15 pF |  |  |
|          | 4 MHz           | 15 pF                               | 15 pF |  |  |
| HS       | 4 MHz           | 15 pF                               | 15 pF |  |  |
|          | 8 MHz           | 15 pF                               | 15 pF |  |  |
|          | 20 MHz          | 15 pF                               | 15 pF |  |  |

### Capacitor values are for design guidance only.

These capacitors were tested with the crystals listed below for basic start-up and operation. These values were not optimized.

Different capacitor values may be required to produce acceptable oscillator operation. The user should test the performance of the oscillator over the expected VDD and temperature range for the application.

See the notes following this table for additional information.

- Note 1: Higher capacitance increases the stability of oscillator, but also increases the start-up time.
  - Since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external components.
  - 3: Rs may be required in HS mode, as well as XT mode, to avoid overdriving crystals with low drive level specification.
  - 4: Always verify oscillator performance over the VDD and temperature range that is expected for the application.

© 2002 Microchip Technology Inc. Preliminary DS39598C-page 33

# FIGURE 4-2: CERAMIC RESONATOR OPERATION (HS OR XT OSC CONFIGURATION)



Note 1: See Table 4-2 for typical values of C1 and C2.

- 2: A series resistor (Rs) may be required.
- 3: RF varies with the resonator chosen (typically between 2  $\text{M}\Omega$  to 10  $\text{M}\Omega).$

TABLE 4-2: CERAMIC RESONATORS (FOR DESIGN GUIDANCE ONLY)

| Typical Capacitor Values Used: |          |       |       |  |  |  |
|--------------------------------|----------|-------|-------|--|--|--|
| Mode Freq OSC1 OSC2            |          |       |       |  |  |  |
| XT                             | 455 kHz  | 56 pF | 56 pF |  |  |  |
|                                | 2.0 MHz  | 47 pF | 47 pF |  |  |  |
|                                | 4.0 MHz  | 33 pF | 33 pF |  |  |  |
| HS                             | 8.0 MHz  | 27 pF | 27 pF |  |  |  |
|                                | 16.0 MHz | 22 pF | 22 pF |  |  |  |

#### Capacitor values are for design guidance only.

These capacitors were tested with the resonators listed below for basic start-up and operation. These values were not optimized.

Different capacitor values may be required to produce acceptable oscillator operation. The user should test the performance of the oscillator over the expected VDD and temperature range for the application.

See the notes following this table for additional information.

Note:

When using resonators with frequencies above 3.5 MHz, the use of HS mode, rather than XT mode, is recommended. HS mode may be used at any VDD for which the controller is rated. If HS is selected, it is possible that the gain of the oscillator will overdrive the resonator. Therefore, a series resistor should be placed between the OSC2 pin and the resonator. As a good starting point, the recommended value of Rs is  $330\Omega$ .

### 4.3 External Clock Input

The ECIO Oscillator mode requires an external clock source to be connected to the OSC1 pin. There is no oscillator start-up time required after a Power-on Reset, or after an exit from SLEEP mode.

In the ECIO Oscillator mode, the OSC2 pin becomes an additional general purpose I/O pin. The I/O pin becomes bit 6 of PORTA (RA6). Figure 4-3 shows the pin connections for the ECIO Oscillator mode.

FIGURE 4-3: EXTERNAL CLOCK INPUT OPERATION (ECIO CONFIGURATION)



#### 4.4 RC Oscillator

For timing insensitive applications, the "RC" and "RCIO" device options offer additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal manufacturing variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 4-4 shows how the R/C combination is connected.

In the RC Oscillator mode, the oscillator frequency divided by 4 is available on the OSC2 pin. This signal may be used for test purposes or to synchronize other logic.

FIGURE 4-4: RC OSCILLATOR MODE



The RCIO Oscillator mode (Figure 4-5) functions like the RC mode, except that the OSC2 pin becomes an additional general purpose I/O pin. The I/O pin becomes bit 6 of PORTA (RA6).

#### FIGURE 4-5: RCIO OSCILLATOR MODE



#### 4.5 Internal Oscillator Block

The PIC16F818/819 devices include an internal oscillator block, which generates two different clock signals; either can be used as the system's clock source. This can eliminate the need for external oscillator circuits on the OSC1 and/or OSC2 pins.

The main output (INTOSC) is an 8 MHz clock source, which can be used to directly drive the system clock. It also drives the INTOSC postscaler, which can provide a range of clock frequencies from 125 kHz to 4 MHz.

The other clock source is the internal RC oscillator (INTRC), which provides a 31.25 kHz (32  $\mu$ s nominal period) output. The INTRC oscillator is enabled by selecting the INTRC as the system clock source, or when any of the following are enabled:

- · Power-up Timer
- · Watchdog Timer

These features are discussed in greater detail in Section 12.0, "Special Features of the CPU".

The clock source frequency (INTOSC direct, INTRC direct, or INTOSC postscaler) is selected by configuring the IRCF bits of the OSCCON register (page 38).

Note: Throughout this data sheet, when referring specifically to a generic clock source, the term "INTRC" may also be used to refer to the Clock modes using the internal oscillator block. This is regardless of whether the actual frequency used is INTOSC (8 MHz), the INTOSC postscaler, or INTRC (31.25 kHz).

#### 4.5.1 INTRC MODES

Using the internal oscillator as the clock source can eliminate the need for up to two external oscillator pins, which can then be used for digital I/O. Two distinct configurations are available:

- In INTIO1 mode, the OSC2 pin outputs Fosc/4, while OSC1 functions as RA7 for digital input and output.
- In INTIO2 mode, OSC1 functions as RA7 and OSC2 functions as RA6, both for digital input and output.

#### 4.5.2 OSCTUNE REGISTER

The internal oscillator's output has been calibrated at the factory, but can be adjusted in the user's application. This is done by writing to the OSCTUNE register (Register 4-1). The tuning sensitivity is constant throughout the tuning range. See Section 15.0 ("Electrical Characteristics") for further details.

When the OSCTUNE register is modified, the INTOSC frequency will begin shifting to the new frequency. The INTOSC clock will reach the new frequency within 8 clock cycles (approximately 8 \* 32  $\mu s$  = 256  $\mu s$ ). Code execution continues during this shift; there is no indication that the shift has occurred. Operation of features that depend on the 31.25 kHz INTRC clock source frequency, such as the WDT and peripherals, will also be affected by the change in frequency.

#### REGISTER 4-1: OSCTUNE: OSCILLATOR TUNING REGISTER

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-----|-------|-------|-------|-------|-------|-------|
| _     | _   | TUN5  | TUN4  | TUN3  | TUN2  | TUN1  | TUN0  |
| bit 7 |     |       |       |       |       |       | bit 0 |

bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **TUN<5:0>:** Frequency Tuning bits

011111 - Maximum fraguency

011111 = Maximum frequency

011110 =

٠

•

000001 =

000000 = Center frequency. Oscillator Module is running at the calibrated frequency.

111111 =

•

.

100000 = Minimum frequency

#### Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### 4.5.3 OSCILLATOR CONTROL REGISTER

The OSCCON register (Register 4-2) controls several aspects of the system clock's operation.

The Internal Oscillator Select bits, IRCF2:IRCF0, select the frequency output of the internal oscillator block that is used to drive the system clock. The choices are the INTRC source (31.25 kHz), the INTOSC source (8 MHz), or one of the six frequencies derived from the INTOSC postscaler (125 kHz to 4 MHz). Changing the configuration of these bits has an immediate change on the internal oscillator's output.

#### 4.5.4 MODIFYING THE IRCF BITS

The IRCF bits can be modified at any time, regardless of which clock source is currently being used as the system clock. The internal oscillator allows users to change the frequency during run time. This is achieved by modifying the IRCF bits in the OSCCON register. The sequence of events that occur after the IRCF bits are modified is dependent upon the initial value of the IRCF bits before they are modified. The system clock, in either case, will switch to the new internal oscillator frequency after eight falling edges of the new clock. If the INTRC (31.25 kHz) is running and the IRCF bits are modified to any of the other high frequency values, a 1 ms clock switch delay is turned on. Code execution continues at a higher than expected frequency while the new frequency stabilizes. Time sensitive code should wait for the IOFS bit in the OSCCON register to become set before continuing. The user can monitor this bit to ensure that the frequency is stable before using the system clock in time critical applications.

If the IRCF bits are modified while the internal oscillator is running at any other frequency than INTRC (31.25 kHz), there is no need for a 1 ms clock switch delay. The new INTOSC frequency will be stable immediately after the **eight** falling edges. The IOFS bit will remain set after clock switching occurs.

Caution must be taken when modifying the IRCF bits using BCF or BSF instructions. It is possible to modify the IRCF bits to a frequency that may be out of the VDD specification range; for example, VDD = 2.0V and IRCF = 111 (8 MHz).

# 4.5.5 CLOCK TRANSITION SEQUENCE WHEN THE IRCF BITS ARE MODIFIED

The following sequence is performed when the IRCF bits are changed and the system clock is the internal oscillator.

- The IRCF bits are modified.
- The clock switching circuitry waits for a falling edge of the current clock, at which point CLKO is held low.
- The clock switching circuitry then waits for eight falling edges of requested clock, after which it switches CLKO to this new clock source.
- 4. If the INTRC (31.25 kHz) is enabled, the IOFS bit is clear to indicate that the clock is unstable and a 1 ms delay is started. If the internal oscillator frequency is anything other than INTRC (31.25 kHz), this step is skipped. After the appropriate number of clock periods have passed, the IOFS bit is set to indicate to the internal oscillator that the frequency is stable.
- 5. Oscillator switch over is complete.

FIGURE 4-6: PIC16F818/819 CLOCK DIAGRAM



#### **REGISTER 4-2: OSCCON REGISTER**

| U-0   | R/W-0 | R/W-0 | R/W-0 | U-0 | R-0  | U-0 | U-0   |
|-------|-------|-------|-------|-----|------|-----|-------|
| _     | IRCF2 | IRCF1 | IRCF0 | _   | IOFS | _   | _     |
| bit 7 |       |       |       |     |      |     | bit 0 |

bit 7 Unimplemented: Read as '0'

bit 6-4 IRCF2:IRCF0: Internal Oscillator Frequency Select bits

111 = 8 MHz (8 MHz source drives clock directly)

110 **= 4 MHz** 

101 **= 2 MHz** 

100 **= 1 MHz** 

011 = 500 kHz

010 = 250 kHz

001 **= 125 kHz** 

000 = 31.25 kHz (INTRC source drives clock directly)

bit 3 Unimplemented: Read as '0'

bit 2 IOFS: INTOSC Frequency Stable bit

1 = Frequency is stable

0 = Frequency is not stable

bit 1-0 Unimplemented: Read as '0'

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | l bit, read as '0' |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### **5.0 I/O PORTS**

Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

Additional information on I/O ports may be found in the PICmicro™ Mid-Range Reference Manual (DS33023).

#### 5.1 PORTA and the TRISA Register

PORTA is a 8-bit wide, bi-directional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin).

**Note:** On a Power-on Reset, the pins PORTA<4:0> are configured as analog inputs and read as '0'.

Reading the PORTA register, reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified, and then written to the port data latch.

Pin RA4 is multiplexed with the Timer0 module clock input and with analog input to become the RA4/AN4/T0CKI pin. The RA4/AN4/T0CKI pin is a Schmitt Trigger input and full CMOS output driver.

Pin RA5 is multiplexed with the Master Clear module input. The RA5/MCLR/VPP pin is a Schmitt Trigger input.

Pin RA6 is multiplexed with the Oscillator module input and External Oscillator output. Pin RA7 is multiplexed with the Oscillator module input and External Oscillator input. Pin RA6/OSC2/CLKO and pin RA7/OSC1/CLKI are Schmitt Trigger inputs and full CMOS output drivers.

Pins RA<1:0> are multiplexed with analog inputs. Pins RA<3:2> are multiplexed with analog inputs and VREF inputs. Pins RA<3:0> have TTL inputs and full CMOS output drivers.

**EXAMPLE 5-1: INITIALIZING PORTA** 

| BANKSEL | PORTA  | ; | select bank of PORTA  |
|---------|--------|---|-----------------------|
| CLRF    | PORTA  | ; | Initialize PORTA by   |
|         |        | ; | clearing output       |
|         |        | ; | data latches          |
| BANKSEL | ADCON1 | ; | Select Bank of ADCON1 |
| MOVLW   | 0x06   | ; | Configure all pins    |
| MOVWF   | ADCON1 | ; | as digital inputs     |
| MOVLW   | 0xFF   | ; | Value used to         |
|         |        | ; | initialize data       |
|         |        | ; | direction             |
| MOVWF   | TRISA  | ; | Set RA<7:0> as inputs |
|         |        |   |                       |

TABLE 5-1: PORTA FUNCTIONS

| Name          | Bit#  | Buffer                 | Function                                                                                                                                       |
|---------------|-------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| RA0/AN0       | bit 0 | TTL                    | Input/output or analog input.                                                                                                                  |
| RA1/AN1       | bit 1 | TTL                    | Input/output or analog input.                                                                                                                  |
| RA2/AN2       | bit 2 | TTL                    | Input/output or analog input or VREF                                                                                                           |
| RA3/AN3/VREF  | bit 3 | TTL                    | Input/output or analog input or VREF+.                                                                                                         |
| RA4/AN4/T0CKI | bit 4 | ST                     | Input/output, analog input or external clock input for Timer0.                                                                                 |
| RA5/MCLR/VPP  | bit 5 | ST                     | Input, Master Clear (Reset) or Programming voltage input.                                                                                      |
| RA6/OSC2/CLKO | bit 6 | ST                     | Input/output, connects to Crystal or Resonator, Oscillator output, or 1/4 the frequency of OSC1, and denotes the instruction cycle in RC mode. |
| RA7/OSC1/CLKI | bit 7 | ST/CMOS <sup>(1)</sup> | Input/output, connects to Crystal or Resonator or Oscillator input.                                                                            |

Legend: TTL = TTL input, ST = Schmitt Trigger input

Note 1: This buffer is a Schmitt Trigger input when configured in RC Oscillator mode and a CMOS input otherwise.

TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

| Address | Name                 | Bit 7  | Bit 6  | Bit 5  | Bit 4                   | Bit 3                         | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Value on all other RESETS |
|---------|----------------------|--------|--------|--------|-------------------------|-------------------------------|-------|-------|-------|-------------------|---------------------------|
| 05h     | PORTA <sup>(1)</sup> | RA7    | RA6    | RA5    | RA4                     | RA3                           | RA2   | RA1   | RA0   | xxx0 0000         | uuu0 0000                 |
| 85h     | TRISA                | TRISA7 | TRISA6 | TRISA5 | PORTA                   | PORTA Data Direction Register |       |       |       |                   | 1111 1111                 |
| 9Fh     | ADCON1               | ADFM   | ADCS2  | _      | PCFG3 PCFG2 PCFG1 PCFG0 |                               |       |       |       | 00 0000           | 00 0000                   |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTA.

Note 1: PORTA pin 5 is an input only, the state of the TRISA5 bit has no effect and will always read '1'.

FIGURE 5-1: BLOCK DIAGRAM OF RA0/AN0:RA1/AN1 PINS



FIGURE 5-2: BLOCK DIAGRAM OF RA3/AN3/VREF+ PIN



FIGURE 5-3: BLOCK DIAGRAM OF RA2/AN2/VREF- PIN



FIGURE 5-4: BLOCK DIAGRAM OF RA4/AN4/T0CKI PIN



FIGURE 5-5: BLOCK DIAGRAM OF RA5/MCLR/VPP PIN



FIGURE 5-6: BLOCK DIAGRAM OF RA6/OSC2/CLKO PIN



FIGURE 5-7: BLOCK DIAGRAM OF RA7/OSC1/CLKI PIN



#### 5.2 PORTB and the TRISB Register

PORTB is an 8-bit wide, bi-directional port. The corresponding data direction register is TRISB. Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a Hi-Impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., put the contents of the output latch on the selected pin).

Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit  $\overline{\text{RBPU}}$  (OPTION<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset.

Four of PORTB's pins, RB7:RB4, have an interrupt-onchange feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupton-change comparison). The input pins (of RB7:RB4) are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'd together to generate the RB Port Change Interrupt with flag bit RBIF (INTCON<0>).

This interrupt can wake the device from SLEEP. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared.

The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature.

RB0/INT is an external interrupt input pin and is configured using the INTEDG bit (OPTION<6>).

PORTB is multiplexed with several peripheral functions (see Table 5-3). PORTB pins have Schmitt Trigger input buffers.

When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTB pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. Since the TRIS bit override is in effect while the peripheral is enabled, read-modify-write instructions (BSF, BCF, XORWF) with TRISB as destination should be avoided. The user should refer to the corresponding peripheral section for the correct TRIS bit settings.

### PIC16F818/819

**TABLE 5-3: PORTB FUNCTIONS** 

| Name                        | Bit#  | Buffer                | Function                                                                                                                                                                    |
|-----------------------------|-------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RB0/INT                     | bit 0 | TTL/ST <sup>(1)</sup> | Input/output pin or external interrupt input. Internal software programmable weak pull-up.                                                                                  |
| RB1/SDI/SDA                 | bit 1 | TTL/ST <sup>(5)</sup> | Input/output pin, SPI Data input pin or I <sup>2</sup> C Data I/O pin. Internal software programmable weak pull-up.                                                         |
| RB2/SDO/CCP1                | bit 2 | TTL/ST <sup>(4)</sup> | Input/output pin, SPI Data output pin or Capture input/Compare output/PWM output pin. Internal software programmable weak pull-up.                                          |
| RB3/CCP1/PGM <sup>(3)</sup> | bit 3 | TTL/ST <sup>(2)</sup> | Input/output pin, Capture input/Compare output/PWM output pin or programming in LVP mode. Internal software programmable weak pull-up.                                      |
| RB4/SCK/SCL                 | bit 4 | TTL/ST <sup>(5)</sup> | Input/output pin or SPI and I <sup>2</sup> C clock pin (with interrupt-on-change). Internal software programmable weak pull-up.                                             |
| RB5/SS                      | bit 5 | TTL                   | Input/output pin or SPI Slave select pin (with interrupt-on-change). Internal software programmable weak pull-up.                                                           |
| RB6/T1OSO/T1CKI/<br>PGC     | bit 6 | TTL/ST <sup>(2)</sup> | Input/output pin, Timer1 Oscillator output pin, Timer1 Clock input pin or Serial Programming Clock (with interrupt-on-change). Internal software programmable weak pull-up. |
| RB7/T1OSI/PGD               | bit 7 | TTL/ST <sup>(2)</sup> | Input/output pin, Timer1 Oscillator input pin or Serial Programming Data (with interrupt-on-change). Internal software programmable weak pull-up.                           |

Legend: TTL = TTL input, ST = Schmitt Trigger input

- Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.
  - 2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.
  - **3:** Low Voltage ICSP Programming (LVP) is enabled by default, which disables the RB3 I/O function. LVP must be disabled to enable RB3 as an I/O pin and allow maximum compatibility to the other 18-pin mid-range devices.
  - **4:** This buffer is a Schmitt Trigger input when configured for CCP or SSP mode.
  - 5: This buffer is a Schmitt Trigger input when configured for SPI or I<sup>2</sup>C mode.

TABLE 5-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address   | Name   | Bit 7 | Bit 6                         | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>RESETS |
|-----------|--------|-------|-------------------------------|-------|-------|-------|-------|-------|-------|----------------------|---------------------------------|
| 06h, 106h | PORTB  | RB7   | RB6                           | RB5   | RB4   | RB3   | RB2   | RB1   | RB0   | xxxx xxxx            | uuuu uuuu                       |
| 86h, 186h | TRISB  | PORTB | PORTB Data Direction Register |       |       |       |       |       |       |                      | 1111 1111                       |
| 81h, 181h | OPTION | RBPU  | INTEDG                        | T0CS  | T0SE  | PSA   | PS2   | PS1   | PS0   | 1111 1111            | 1111 1111                       |

Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB.

FIGURE 5-8: BLOCK DIAGRAM OF RB0 PIN



© 2002 Microchip Technology Inc. **Preliminary** DS39598C-page 45

FIGURE 5-9: BLOCK DIAGRAM OF RB1 PIN



#### FIGURE 5-10: BLOCK DIAGRAM OF RB2 PIN



© 2002 Microchip Technology Inc. **Preliminary** DS39598C-page 47

FIGURE 5-11: BLOCK DIAGRAM OF RB3 PIN



DS39598C-page 49

FIGURE 5-12: BLOCK DIAGRAM OF RB4 PIN



#### FIGURE 5-13: BLOCK DIAGRAM OF RB5 PIN



FIGURE 5-14: BLOCK DIAGRAM OF RB6 PIN



© 2002 Microchip Technology Inc. Preliminary DS39598C-page 51



Set RBIF

From Other RB7:RB4 pins

To T1OSCI Input

Note 1: I/O pins have diode protection to VDD and Vss.

2: To enable weak pull-ups, set the appropriate TRIS bit(s) and clear the  $\overline{\text{RBPU}}$  bit.

Q

D

RD PORTB

#### 6.0 TIMERO MODULE

The Timer0 module timer/counter has the following features:

- · 8-bit timer/counter
- · Readable and writable
- · 8-bit software programmable prescaler
- · Internal or external clock select
- · Interrupt on overflow from FFh to 00h
- · Edge select for external clock

Additional information on the Timer0 module is available in the PICmicro™ Mid-Range MCU Family Reference Manual (DS33023).

Figure 6-1 is a block diagram of the Timer0 module and the prescaler shared with the WDT.

#### 6.1 Timer0 Operation

Timer0 operation is controlled through the OPTION register (see Register 2-2). Timer mode is selected by clearing bit T0CS (OPTION<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the

increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting bit T0CS (OPTION<5>). In Counter mode, Timer0 will increment, either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit T0SE (OPTION<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.3.

The prescaler is mutually exclusively shared between the Timer0 module and the Watchdog Timer. The prescaler is not readable or writable. Section 6.4 details the operation of the prescaler.

#### 6.2 Timer0 Interrupt

The TMR0 interrupt is generated when the TMR0 register overflows from FFh to 00h. This overflow sets bit TMR0IF (INTCON<2>). The interrupt can be masked by clearing bit TMR0IE (INTCON<5>). Bit TMR0IF must be cleared in software by the Timer0 module Interrupt Service Routine, before re-enabling this interrupt. The TMR0 interrupt cannot awaken the processor from SLEEP, since the timer is shut-off during SLEEP.

FIGURE 6-1: BLOCK DIAGRAM OF THE TIMERO/WDT PRESCALER



## 6.3 Using Timer0 with an External Clock

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI, with the internal phase clocks, is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks. Therefore, it is necessary for T0CKI to be high for at least 2 Tosc (and a small RC delay of 20 ns) and low for at least 2 Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device.

#### 6.4 Prescaler

There is only one prescaler available, which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. A prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer, and vice-versa. This prescaler is not readable or writable (see Figure 6-1).

The PSA and PS2:PS0 bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.

**Note:** Writing to TMR0 when the prescaler is assigned to Timer0, will clear the prescaler count but will not change the prescaler assignment.

#### REGISTER 6-1: OPTION\_REG REGISTER

| R/W-1 | R/W-1  | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|--------|-------|-------|-------|-------|-------|-------|
| RBPU  | INTEDG | T0CS  | T0SE  | PSA   | PS2   | PS1   | PS0   |
| bit 7 |        |       |       |       |       |       | bit 0 |

bit 7 RBPU

bit 6 **INTEDG** 

bit 5 **T0CS**: TMR0 Clock Source Select bit

1 = Transition on T0CKI pin

0 = Internal instruction cycle clock (CLKO)

bit 4 T0SE: TMR0 Source Edge Select bit

1 = Increment on high-to-low transition on T0CKI pin 0 = Increment on low-to-high transition on T0CKI pin

bit 3 **PSA**: Prescaler Assignment bit

1 = Prescaler is assigned to the WDT

0 = Prescaler is assigned to the Timer0 module

bit 2-0 **PS2:PS0**: Prescaler Rate Select bits

| Bit Value | TMR0 Rate | WDT Rate |
|-----------|-----------|----------|
| 000       | 1:2       | 1:1      |
| 001       | 1:4       | 1:2      |
| 010       | 1:8       | 1:4      |
| 011       | 1 : 16    | 1:8      |
| 100       | 1:32      | 1 : 16   |
| 101       | 1:64      | 1:32     |
| 110       | 1 : 128   | 1 : 64   |
| 111       | 1:256     | 1:128    |

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

- n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

Note: To avoid an unintended device RESET, the instruction sequence shown in the PICmicro™ Mid-Range MCU Family Reference Manual (DS33023) must be executed when changing the prescaler assignment from Timer0 to the WDT. This sequence must be followed even if the WDT is disabled.

#### **EXAMPLE 6-1: CHANGING THE PRESCALER ASSIGNMENT FROM TIMER0 TO WDT**

```
BANKSEL OPTION ; Select Bank of OPTION

MOVLW b'xx0x0xxx' ; Select clock source and prescale value of

MOVWF OPTION ; other than 1:1

BANKSEL TMR0 ; Select Bank of TMR0

CLRF TMR0 ; Clear TMR0 and prescaler

BANKSEL OPTION ; Select Bank of OPTION

MOVLW b'xxxxlxxx' ; Select WDT, do not change prescale value

MOVWF OPTION

CLRWDT ; Clears WDT and prescaler

MOVLW b'xxxxlxxx' ; Select new prescale value and WDT

MOVWF OPTION
```

#### **EXAMPLE 6-2: CHANGING THE PRESCALER ASSIGNMENT FROM WDT TO TIMER0**

CLRWDT ; Clear WDT and prescaler

BANKSEL OPTION ; Select Bank of OPTION

MOVLW b'xxxx0xxx' ; Select TMR0, new prescale

MOVWF OPTION ; value and clock source

#### TABLE 6-1: REGISTERS ASSOCIATED WITH TIMERO

| Address               | Name   | Bit 7     | Bit 6                  | Bit 5  | Bit 4 | Bit 3 | Bit 2  | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>RESETS |
|-----------------------|--------|-----------|------------------------|--------|-------|-------|--------|-------|-------|----------------------|---------------------------------|
| 01h,101h              | TMR0   | Timer0 Mo | Timer0 Module Register |        |       |       |        |       |       |                      | uuuu uuuu                       |
| 0Bh,8Bh,<br>10Bh,18Bh | INTCON | GIE       | PEIE                   | TMR0IE | INTE  | RBIE  | TMR0IF | INTF  | RBIF  | 0000 000x            | 0000 000u                       |
| 81h,181h              | OPTION | RBPU      | INTEDG                 | T0CS   | T0SE  | PSA   | PS2    | PS1   | PS0   | 1111 1111            | 1111 1111                       |

 $\label{eq:locations} \textbf{Legend:} \quad \textbf{x} = \textbf{unknown}, \ \textbf{u} = \textbf{unchanged}, \ \textbf{-} = \textbf{unimplemented locations read as '0'}. \ \textbf{Shaded cells are not used by Timer0}.$ 

© 2002 Microchip Technology Inc. Preliminary DS39598C-page 55

# PIC16F818/819

NOTES:

#### 7.0 TIMER1 MODULE

The Timer1 module is a 16-bit timer/counter consisting of two 8-bit registers (TMR1H and TMR1L), which are readable and writable. The TMR1 Register pair (TMR1H:TMR1L) increments from 0000h to FFFFh and rolls over to 0000h. The TMR1 Interrupt, if enabled, is generated on overflow, which is latched in interrupt flag bit TMR1IF (PIR1<0>). This interrupt can be enabled/disabled by setting/clearing TMR1 interrupt enable bit TMR1IE (PIE1<0>).

Timer1 can also be used to provide real-time clock (RTC) functionality to applications with only a minimal addition of external components or code overhead.

#### 7.1 Timer1 Operation

Timer1 can operate in one of three modes:

- · as a timer
- · as a synchronous counter
- · as an asynchronous counter

The Operating mode is determined by the clock select bit, TMR1CS (T1CON<1>).

In Timer mode, Timer1 increments every instruction cycle. In Counter mode, it increments on every rising edge of the external clock input.

Timer1 can be enabled/disabled by setting/clearing control bit TMR1ON (T1CON<0>).

Timer1 also has an internal "RESET input". This RESET can be generated by the CCP1 module as the special event trigger (see Section 9.1). Register 7-1 shows the Timer1 Control register.

When the Timer1 oscillator is enabled (T1OSCEN is set), the RB6/T1OSO/T1CKI/PGC and RB7/T1OSI/PGD pins become inputs. That is, the TRISB<7:6> value is ignored and these pins read as '0'.

Additional information on timer modules is available in the PICmicro™ Mid-Range MCU Family Reference Manual (DS33023).

#### REGISTER 7-1: T1CON: TIMER1 CONTROL REGISTER (ADDRESS 10h)

| U-0   | U-0 | R/W-0   | R/W-0           | R/W-0 | R/W-0  | R/W-0  | R/W-0  |
|-------|-----|---------|-----------------|-------|--------|--------|--------|
| _     | _   | T1CKPS1 | T1CKPS1 T1CKPS0 |       | T1SYNC | TMR1CS | TMR10N |
| bit 7 |     |         |                 |       |        |        | bit 0  |

bit 7-6 **Unimplemented:** Read as '0'

bit 5-4 T1CKPS1:T1CKPS0: Timer1 Input Clock Prescale Select bits

11 = 1:8 Prescale value

10 = 1:4 Prescale value

01 = 1:2 Prescale value

00 = 1:1 Prescale value

bit 3 T10SCEN: Timer1 Oscillator Enable Control bit

1 = Oscillator is enabled

0 = Oscillator is shut-off (the oscillator inverter is turned off to eliminate power drain)

bit 2 T1SYNC: Timer1 External Clock Input Synchronization Control bit

TMR1CS = 1:

1 = Do not synchronize external clock input

0 = Synchronize external clock input

TMR1CS = 0:

This bit is ignored. Timer1 uses the internal clock when TMR1CS = 0.

bit 1 TMR1CS: Timer1 Clock Source Select bit

1 = External clock from pin RB6/T1OSO/T1CKI/PGC (on the rising edge)

0 = Internal clock (Fosc/4)

bit 0 TMR10N: Timer1 On bit

1 = Enables Timer1

0 = Stops Timer1

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### 7.2 Timer1 Operation in Timer Mode

Timer mode is selected by clearing the TMR1CS (T1CON<1>) bit. In this mode, the input clock to the timer is Fosc/4. The synchronize control bit T1SYNC (T1CON<2>) has no effect, since the internal clock is always in sync.

#### 7.3 Timer1 Counter Operation

Timer1 may operate in Asynchronous or Synchronous mode, depending on the setting of the TMR1CS bit.

When Timer1 is being incremented via an external source, increments occur on a rising edge. After Timer1 is enabled in Counter mode, the module must first have a falling edge before the counter begins to increment.

### 7.4 Timer1 Operation in Synchronized Counter Mode

Counter mode is selected by setting bit TMR1CS. In this mode, the timer increments on every rising edge of clock input on pin RB7/T1OSI/PGD, when bit T1OSCEN is set, or on pin RB6/T1OSO/T1CKI/PGC, when bit T1OSCEN is cleared.

If T1SYNC is cleared, then the external clock input is synchronized with internal phase clocks. The synchronization is done after the prescaler stage. The prescaler stage is an asynchronous ripple counter.

In this configuration, during SLEEP mode, Timer1 will not increment even if the external clock is present, since the synchronization circuit is shut-off. The prescaler however, will continue to increment.

FIGURE 7-1: TIMER1 INCREMENTING EDGE



#### FIGURE 7-2: TIMER1 BLOCK DIAGRAM



# 7.5 Timer1 Operation in Asynchronous Counter Mode

If control bit T1SYNC (T1CON<2>) is set, the external clock input is not synchronized. The timer continues to increment asynchronous to the internal phase clocks. The timer will continue to run during SLEEP and can generate an interrupt on overflow, that will wake-up the processor. However, special precautions in software are needed to read/write the timer (Section 7.5.1).

In Asynchronous Counter mode, Timer1 cannot be used as a time-base for capture or compare operations.

# 7.5.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the timer register.

Reading the 16-bit value requires some care. The example codes provided in Example 7-1 and Example 7-2 demonstrate how to write to and read Timer1 while it is running in Asynchronous mode.

#### **EXAMPLE 7-1: WRITING A 16-BIT FREE-RUNNING TIMER**

```
; All interrupts are disabled

CLRF TMR1L ; Clear Low byte, Ensures no rollover into TMR1H

MOVLW HI_BYTE ; Value to load into TMR1H

MOVWF TMR1H, F ; Write High byte

MOVLW LO_BYTE ; Value to load into TMR1L

MOVWF TMR1H, F ; Write Low byte

; Re-enable the Interrupt (if required)

CONTINUE ; Continue with your code
```

#### **EXAMPLE 7-2:** READING A 16-BIT FREE-RUNNING TIMER

```
; All interrupts are disabled
MOVF
       TMR1H, W ; Read high byte
MOVWF TMPH
MOVF
      TMR1L, W ; Read low byte
MOVWF TMPL
MOVF
       TMR1H, W
                ; Read high byte
SUBWF
      TMPH, W
                 ; Sub 1st read with 2nd read
BTFSC STATUS, Z
                 ; Is result = 0
      CONTINUE ; Good 16-bit read
GOTO
; TMR1L may have rolled over between the read of the high and low bytes.
; Reading the high and low bytes now will read a good value.
MOVF
      TMR1H, W ; Read high byte
MOVWF TMPH
MOVF
      TMR1L, W \,; Read low byte
MOVWF TMPL
                 ; Re-enable the Interrupt (if required)
CONTINUE
                 ; Continue with your code
```

#### 7.6 Timer1 Oscillator

A crystal oscillator circuit is built between pins T1OSI (input) and T1OSO (amplifier output). It is enabled by setting control bit T1OSCEN (T1CON<3>). The oscillator is a low power oscillator rated up to 32.768 kHz. It will continue to run during SLEEP. It is primarily intended for a 32 kHz crystal. The circuit for a typical LP oscillator is shown in Figure 7-3. Table 7-1 shows the capacitor selection for the Timer1 oscillator.

The user must provide a software time delay to ensure proper oscillator start-up.

FIGURE 7-3: EXTERNAL COMPONENTS FOR THE TIMER1 LP OSCILLATOR



TABLE 7-1: CAPACITOR SELECTION FOR THE TIMER1 OSCILLATOR

| Osc Type | Freq   | C1    | C2     |
|----------|--------|-------|--------|
| LP       | 32 kHz | 33 pF | 33 pF∫ |

- Note 1: Microchip suggests this value as a starting point in validating the oscillator circuit.
  - 2: Higher capacitance increases the stability of the oscillator, but also increases the start-up time.
  - 3: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components.
  - **4:** Capacitor values are for design guidance only.

## 7.7 Timer1 Oscillator Layout Considerations

The Timer1 oscillator circuit draws very little power during operation. Due to the low power nature of the oscillator, it may also be sensitive to rapidly changing signals in close proximity.

The oscillator circuit shown in Figure 7-3 should be located as close as possible to the microcontroller. There should be no circuits passing within the oscillator circuit boundaries other than Vss or VDD.

If a high speed circuit must be located near the oscillator, a grounded guard ring around the oscillator circuit, as shown in Figure 7-4, may be helpful when used on a single sided PCB, or in addition to a ground plane.

FIGURE 7-4: OSCILLATOR CIRCUIT
WITH GROUNDED
GUARD RING



#### 7.8 Resetting Timer1 Using a CCP Trigger Output

If the CCP1 module is configured in Compare mode to generate a "special event trigger" signal (CCP1M3:CCP1M0 = 1011), the signal will reset Timer1 and start an A/D conversion (if the A/D module is enabled).

Timer1 must be configured for either Timer or Synchronized Counter mode to take advantage of this feature. If Timer1 is running in Asynchronous Counter mode, this RESET operation may not work.

In the event that a write to Timer1 coincides with a special event trigger from CCP1, the write will take precedence.

In this mode of operation, the CCPR1H:CCPR1L register pair effectively becomes the period register for Timer1.

## 7.9 Resetting Timer1 Register Pair (TMR1H, TMR1L)

TMR1H and TMR1L registers are not reset to 00h on a POR, or any other RESET, except by the CCP1 special event triggers.

T1CON register is reset to 00h on a Power-on Reset or a Brown-out Reset, which shuts off the timer and leaves a 1:1 prescale. In all other RESETS, the register is unaffected.

#### 7.10 Timer1 Prescaler

The prescaler counter is cleared on writes to the TMR1H or TMR1L registers.

### 7.11 Using Timer1 as a Real-Time Clock

Adding an external LP oscillator to Timer1 (such as the one described in Section 7.6, above), gives users the option to include RTC functionality to their applications. This is accomplished with an inexpensive watch crystal to provide an accurate time-base, and several lines of application code to calculate the time. When operating in SLEEP mode and using a battery or super capacitor as a power source, it can completely eliminate the need for a separate RTC device and battery backup.

The application code routine RTCisr, shown in Example 7-3, demonstrates a simple method to increment a counter at one-second intervals using an Interrupt Service Routine. Incrementing the TMR1 register pair to overflow triggers the interrupt and calls the routine, which increments the seconds counter by one; additional counters for minutes and hours are incremented as the previous counter overflow.

Since the register pair is 16-bits wide, counting up to overflow the register directly from a 32.768 kHz clock would take 2 seconds. To force the overflow at the required one-second intervals, it is necessary to preload it; the simplest method is to set the MSbit of TMR1H with a BSF instruction. Note that the TMR1L register is never pre-loaded or altered; doing so may introduce cumulative error over many cycles.

For this method to be accurate, Timer1 must operate in Asynchronous mode, and the Timer1 Overflow Interrupt must be enabled (PIE1<0> = 1), as shown in the routine RTCinit. The Timer1 oscillator must also be enabled and running at all times.

#### EXAMPLE 7-3: IMPLEMENTING A REAL-TIME CLOCK USING A TIMER1 INTERRUPT SERVICE

```
RTCinit
         banksel TMR1H
         movlw 0x80
                             ; Preload TMR1 register pair
                             ; for 1 second overflow
         movwf TMR1H
         clrf TMR1L
movlw b'00001111' ; Configure for external clock,
                          ; Asynchronous operation, external oscillator
         movwf T1CON
         clrf secs
                             ; Initialize timekeeping registers
         clrf mins
         movlw .12
         movwf hours
         banksel PIE1
         bsf PIE1, TMR1IE ; Enable Timer1 interrupt
         return
RTCisr
         banksel TMR1H
         bsf TMR1H,7
                             ; Preload for 1 sec overflow
         bcf PIR1,TMR1IF
                             ; Clear interrupt flag
                             ; Increment seconds
         incf secs, F
         movf secs, w
         sublw .60
         btfss STATUS, Z ; 60 seconds elapsed?
         return
                             ; No, done
         clrf seconds ; Clear seconds incf mins,f ; Increment mins
                             ; Increment minutes
         movf mins, w
                .60
         sublw
         btfss STATUS, Z ; 60 seconds elapsed?
         return
                             ; No, done
         clrf mins
                            ; Clear minutes
         incf hours,f; Clear minutes; Increment hours
         movf hours,w
         sublw .24
         btfss STATUS, Z
                            ; 24 hours elapsed?
         return
                              ; No, done
         clrf hours
                              ; Clear hours
         return
                              ; Done
```

#### TABLE 7-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER

| Address               | Name   | Bit 7   | Bit 6                                                                      | Bit 5         | Bit 4        | Bit 3         | Bit 2       | Bit 1    | Bit 0  | Valu<br>POR, | -    | all c | e on<br>other<br>ETS |
|-----------------------|--------|---------|----------------------------------------------------------------------------|---------------|--------------|---------------|-------------|----------|--------|--------------|------|-------|----------------------|
| 0Bh,8Bh,<br>10Bh,18Bh | INTCON | GIE     | PEIE                                                                       | TMR0IE        | INTE         | RBIE          | TMR0IF      | INTF     | RBIF   | 0000         | 000x | 0000  | 000u                 |
| 0Ch                   | PIR1   | _       | ADIF                                                                       | 1             | -            | SSPIF         | CCP1IF      | TMR2IF   | TMR1IF | -0           | 0000 | -0    | 0000                 |
| 8Ch                   | PIE1   | _       | ADIE                                                                       | 1             | 1            | SSPIE         | CCP1IE      | TMR2IE   | TMR1IE | -0           | 0000 | -0    | 0000                 |
| 0Eh                   | TMR1L  | Holding | Registe                                                                    | er for the Le | ast Signific | ant Byte of t | he 16-bit T | MR1 Regi | ster   | xxxx         | xxxx | uuuu  | uuuu                 |
| 0Fh                   | TMR1H  | Holding | Holding Register for the Most Significant Byte of the 16-bit TMR1 Register |               |              |               |             |          |        | XXXX         | XXXX | uuuu  | uuuu                 |
| 10h                   | T1CON  | _       | _                                                                          | T1CKPS1       | T1CKPS0      | T10SCEN       | T1SYNC      | TMR1CS   | TMR10N | 00           | 0000 | uu    | uuuu                 |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module.

#### 8.0 TIMER2 MODULE

Timer2 is an 8-bit timer with a prescaler and a postscaler. It can be used as the PWM time-base for the PWM mode of the CCP1 module. The TMR2 register is readable and writable, and is cleared on any device RESET.

The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits T2CKPS1:T2CKPS0 (T2CON<1:0>).

The Timer2 module has an 8-bit period register, PR2. Timer2 increments from 00h until it matches PR2 and then resets to 00h on the next increment cycle. PR2 is a readable and writable register. The PR2 register is initialized to FFh upon RESET.

The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR2 interrupt (latched in flag bit TMR2IF (PIR1<1>)).

Timer2 can be shut-off by clearing control bit TMR2ON (T2CON<2>) to minimize power consumption.

Register 8-1 shows the Timer2 control register.

Additional information on timer modules is available in the PICmicro™ Mid-Range MCU Family Reference Manual (DS33023).

#### 8.1 Timer2 Prescaler and Postscaler

The prescaler and postscaler counters are cleared when any of the following occurs:

- · A write to the TMR2 register
- · A write to the T2CON register
- Any device RESET (Power-on Reset, MCLR, WDT Reset, or Brown-out Reset)

TMR2 is not cleared when T2CON is written.

#### 8.2 Output of TMR2

The output of TMR2 (before the postscaler) is fed to the Synchronous Serial Port module, which optionally uses it to generate a shift clock.

#### FIGURE 8-1: TIMER2 BLOCK DIAGRAM



Note 1: TMR2 register output can be software selected by the SSP module as a baud clock.

### PIC16F818/819

#### REGISTER 8-1: T2CON: TIMER2 CONTROL REGISTER (ADDRESS 12h)

| U-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0  | R/W-0   | R/W-0   |
|-------|---------|---------|---------|---------|--------|---------|---------|
| _     | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 |
| bit 7 |         |         |         |         |        |         | bit 0   |

bit 7 **Unimplemented:** Read as '0'

bit 6-3 TOUTPS3:TOUTPS0: Timer2 Output Postscale Select bits

0000 = 1:1 Postscale 0001 = 1:2 Postscale 0010 = 1:3 Postscale

•

1111 = 1:16 Postscale

bit 2 TMR2ON: Timer2 On bit

1 = Timer2 is on 0 = Timer2 is off

bit 1-0 T2CKPS1:T2CKPS0: Timer2 Clock Prescale Select bits

00 = Prescaler is 1 01 = Prescaler is 4 1x = Prescaler is 16

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

#### TABLE 8-1: REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER

| Address                 | Name                       | Bit 7 | Bit 6       | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Value<br>POR, I |      | Valu<br>all o<br>RES | ther |
|-------------------------|----------------------------|-------|-------------|---------|---------|---------|--------|---------|---------|-----------------|------|----------------------|------|
| 0Bh, 8Bh,<br>10Bh, 18Bh | INTCON                     | GIE   | PEIE        | TMR0IE  | INTE    | RBIE    | TMR0IF | INTF    | RBIF    | 0000            | 000x | 0000                 | 000u |
| 0Ch                     | PIR1                       | _     | ADIF        | 1       | 1       | SSPIF   | CCP1IF | TMR2IF  | TMR1IF  | -0              | 0000 | -0                   | 0000 |
| 8Ch                     | PIE1                       | _     | ADIE        | -       | -       | SSPIE   | CCP1IE | TMR2IE  | TMR1IE  | -0              | 0000 | -0                   | 0000 |
| 11h                     | TMR2                       | Timer | 2 Module Re | egister |         |         |        |         |         | 0000            | 0000 | 0000                 | 0000 |
| 12h                     | T2CON                      | _     | TOUTPS3     | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000            | 0000 | -000                 | 0000 |
| 92h                     | PR2 Timer2 Period Register |       |             |         |         |         |        |         |         | 1111            | 1111 | 1111                 | 1111 |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the Timer2 module.

#### 9.0 CAPTURE/COMPARE/PWM (CCP) MODULE

The Capture/Compare/PWM (CCP) module contains a 16-bit register that can operate as a:

- 16-bit capture register
- 16-bit compare register
- PWM master/slave duty cycle register.

Table 9-1 shows the timer resources of the CCP module modes.

Capture/Compare/PWM Register1 (CCPR1) is comprised of two 8-bit registers: CCPR1L (low byte) and CCPR1H (high byte). The CCP1CON register controls the operation of CCP1. The special event trigger is generated by a compare match which will reset Timer1 and start an A/D conversion (if the A/D module is enabled).

The CCP module's input/output pin (CCP1) can be configured as RB2 or RB3. This selection is set in bit 12 (CCPMX) of the configuration word.

Additional information on the CCP module is available in the PICmicro™ Mid-Range MCU Reference Manual, (DS33023) and in Application Note AN594, "Using the CCP Modules" (DS00594).

**TABLE 9-1: CCP MODE - TIMER** RESOURCE

| CCP Mode | Timer Resource |
|----------|----------------|
| Capture  | Timer1         |
| Compare  | Timer1         |
| PWM      | Timer2         |

#### REGISTER 9-1: CCP1CON: CAPTURE/COMPARE/PWM CONTROL REGISTER 1 (ADDRESS 17h)

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0  |
|-------|-----|-------|-------|--------|--------|--------|--------|
| _     | _   | CCP1X | CCP1Y | CCP1M3 | CCP1M2 | CCP1M1 | CCP1M0 |
| bit 7 |     |       |       |        |        |        | bit 0  |

bit 7-6 Unimplemented: Read as '0'

bit 5-4 **CCP1X:CCP1Y:** PWM Least Significant bits

Capture mode:

Unused

Compare mode:

Unused

PWM mode:

These bits are the two LSbs of the PWM duty cycle. The eight MSbs are found in CCPRxL.

bit 3-0 CCP1M3:CCP1M0: CCP1 Mode Select bits

0000 = Capture/Compare/PWM disabled (resets CCP1 module)

0100 = Capture mode, every falling edge

0101 = Capture mode, every rising edge

0110 = Capture mode, every 4th rising edge

0111 = Capture mode, every 16th rising edge

1000 = Compare mode, set output on match (CCP1IF bit is set)

1001 = Compare mode, clear output on match (CCP1IF bit is set)

1010 = Compare mode, generate software interrupt on match (CCP1IF bit is set,

CCP1 pin is unaffected)

1011 = Compare mode, trigger special event (CCP1IF bit is set, CCP1 pin is unaffected); CCP1 resets TMR1 and starts an A/D conversion (if A/D module is enabled)

11xx = PWM mode

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### 9.1 Capture Mode

In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on CCP1 pin. An event is defined as:

- · Every falling edge
- · Every rising edge
- · Every 4th rising edge
- · Every 16th rising edge

An event is selected by control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). When a capture is made, the interrupt request flag bit CCP1IF (PIR1<2>) is set. It must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value is overwritten by the new captured value.

#### 9.1.1 CCP PIN CONFIGURATION

In Capture mode, the CCP1 pin should be configured as an input by setting the TRISB<x> bit

- **Note 1:** If the CCP1 pin is configured as an output, a write to the port can cause a capture condition.
  - 2: The TRISB bit (2 or 3) is dependent upon the setting of configuration bit 12 (CCPMX).

# FIGURE 9-1: CAPTURE MODE OPERATION BLOCK DIAGRAM



#### 9.1.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work.

#### 9.1.3 SOFTWARE INTERRUPT

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep bit CCP1IE (PIE1<2>) clear to avoid false interrupts and should clear the flag bit CCP1IF, following any such change in operating mode.

#### 9.1.4 CCP PRESCALER

There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. This means that any RESET will clear the prescaler counter.

Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore, the first capture may be from a non-zero prescaler. Example 9-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt.

### EXAMPLE 9-1: CHANGING BETWEEN CAPTURE PRESCALERS

| CLRF  | CCP1CON    | ·                                                                                   |
|-------|------------|-------------------------------------------------------------------------------------|
| MOVLW | NEW_CAPT_P | S;Load the W reg with                                                               |
| MOVWF | CCP1CON    | <pre>;the new prescaler ;move value and CCP ON ;Load CCP1CON with this ;value</pre> |

#### 9.2 Compare Mode

In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the CCP1 pin is:

- · Driven High
- · Driven Low
- · Remains Unchanged

The action on the pin is based on the value of control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). At the same time, interrupt flag bit CCP1IF is set.

# FIGURE 9-2: COMPARE MODE OPERATION BLOCK DIAGRAM



- Special event trigger will:
- RESET Timer1, but not set interrupt flag bit TMR1IF (PIR1<0>)
- Set bit GO/DONE (ADCON0<2>) bit, which starts an A/D conversion

#### 9.2.1 CCP PIN CONFIGURATION

The user must configure the CCP1 pin as an output by clearing the TRISB<x> bit.

- Note 1: Clearing the CCP1CON register will force the CCP1 compare output latch to the default low level. This is not the data latch.
  - 2: The TRISB bit (2 or 3) is dependent upon the setting of configuration bit 12 (CCPMX).

#### 9.2.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work.

#### 9.2.3 SOFTWARE INTERRUPT MODE

When generate software interrupt is chosen, the CCP1 pin is not affected. Only a CCP interrupt is generated (if enabled).

#### 9.2.4 SPECIAL EVENT TRIGGER

In this mode, an internal hardware trigger is generated that may be used to initiate an action.

The special event trigger output of CCP1 resets the TMR1 register pair and starts an A/D conversion (if the A/D module is enabled). This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1.

Note: The special event trigger from the CCP1 module will not set interrupt flag bit TMR1IF (PIR1<0>).

TABLE 9-2: REGISTERS ASSOCIATED WITH CAPTURE, COMPARE AND TIMER1

| Address              | Name    | Bit 7  | Bit 6                               | Bit 5         | Bit 4         | Bit 3         | Bit 2      | Bit 1    | Bit 0  |      | e on<br>BOR |      | e on<br>ther<br>ETS |
|----------------------|---------|--------|-------------------------------------|---------------|---------------|---------------|------------|----------|--------|------|-------------|------|---------------------|
| 0Bh,8Bh<br>10BH,18Bh | INTCON  | GIE    | PEIE                                | TMR0IE        | INTE          | RBIE          | TMR0IF     | INTF     | RBIF   | 0000 | 000x        | 0000 | 000u                |
| 0Ch                  | PIR1    | _      | ADIF                                | 1             | 1             | SSPIF         | CCP1IF     | TMR2IF   | TMR1IF | -0   | 0000        | -0   | 0000                |
| 8Ch                  | PIE1    |        | ADIE                                | _             | _             | SSPIE         | CCP1IE     | TMR2IE   | TMR1IE | -0   | 0000        | -0   | 0000                |
| 86h                  | TRISB   | PORT   | B Data D                            | irection Re   | gister        |               |            |          |        | 1111 | 1111        | 1111 | 1111                |
| 0Eh                  | TMR1L   | Holdin | g Registe                           | er for the Le | east Signific | ant Byte of   | the 16-bit | TMR1 Reg | gister | xxxx | xxxx        | uuuu | uuuu                |
| 0Fh                  | TMR1H   | Holdin | g Registe                           | er for the M  | ost Signific  | ant Byte of t | the 16-bit | ΓMR1 Reg | ister  | xxxx | xxxx        | uuuu | uuuu                |
| 10h                  | T1CON   | _      | _                                   | T1CKPS1       | T1CKPS0       | T10SCEN       | T1SYNC     | TMR1CS   | TMR10N | 00   | 0000        | uu   | uuuu                |
| 15h                  | CCPR1L  | Captui | Capture/Compare/PWM Register1 (LSB) |               |               |               |            |          |        | xxxx | xxxx        | uuuu | uuuu                |
| 16h                  | CCPR1H  | Captui | Capture/Compare/PWM Register1 (MSB) |               |               |               |            |          |        | xxxx | xxxx        | uuuu | uuuu                |
| 17h                  | CCP1CON | _      |                                     | CCP1X         | CCP1Y         | CCP1M3        | CCP1M2     | CCP1M1   | CCP1M0 | 00   | 0000        | 00   | 0000                |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by Capture and Timer1.

#### 9.3 PWM Mode

In Pulse Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTB data latch, the TRISB<x> bit must be cleared to make the CCP1 pin an output.

Note: Clearing the CCP1CON register will force the CCP1 PWM output latch to the default low level. This is not the PORTB I/O data latch.

Figure 9-3 shows a simplified block diagram of the CCP module in PWM mode.

For a step by step procedure on how to set up the CCP module for PWM operation, see Section 9.3.3.

### FIGURE 9-3: SIMPLIFIED PWM BLOCK DIAGRAM



A PWM output (Figure 9-4) has a time-base (period) and a time that the output stays high (duty cycle). The frequency of the PWM is the inverse of the period (1/period).

#### FIGURE 9-4: PWM OUTPUT



#### 9.3.1 PWM PERIOD

The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following formula.

#### **EQUATION 9-1:**

PWM frequency is defined as 1 / [PWM period].

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- · TMR2 is cleared
- The CCP1 pin is set (exception: if PWM duty cycle = 0%, the CCP1 pin will not be set)
- The PWM duty cycle is latched from CCPR1L into CCPR1H

Note: The Timer2 postscaler (see Section 8.0) is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output.

#### 9.3.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available. The CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The following equation is used to calculate the PWM duty cycle in time.

#### **EQUATION 9-2:**

PWM duty cycle = (CCPR1L:CCP1CON<5:4>) • TOSC • (TMR2 prescale value)

CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not latched into CCPR1H until after a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read only register.

The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation.

When the CCPR1H and 2-bit latch match TMR2, concatenated with an internal 2-bit Q clock or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared.

The maximum PWM resolution (bits) for a given PWM frequency is given by the following formula.

#### **EQUATION 9-3:**

Resolution = 
$$\frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)}$$
 bits

**Note:** If the PWM duty cycle value is longer than the PWM period, the CCP1 pin will not be cleared.

#### 9.3.3 SETUP FOR PWM OPERATION

The following steps should be taken when configuring the CCP module for PWM operation:

- 1. Set the PWM period by writing to the PR2 register.
- 2. Set the PWM duty cycle by writing to the CCPR1L register and CCP1CON<5:4> bits.
- Make the CCP1 pin an output by clearing the TRISB<x> bit.
- 4. Set the TMR2 prescale value and enable Timer2 by writing to T2CON.
- 5. Configure the CCP1 module for PWM operation.

Note: The TRISB bit (2 or 3) is dependant upon the setting of configuration bit 12 (CCPMX).

TABLE 9-3: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 20 MHz

| PWM Frequency              | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|----------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescaler (1, 4, 16) | 16       | 4        | 1         | 1         | 1         | 1         |
| PR2 Value                  | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits)  | 10       | 10       | 10        | 8         | 7         | 5.5       |

TABLE 9-4: REGISTERS ASSOCIATED WITH PWM AND TIMER2

| Address              | Name    | Bit 7                               | Bit 6                         | Bit 5         | Bit 4       | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Value on<br>POR, BOR | Value on all other RESETS |
|----------------------|---------|-------------------------------------|-------------------------------|---------------|-------------|---------|--------|---------|---------|----------------------|---------------------------|
| 0Bh,8Bh<br>10Bh,18Bh | INTCON  | GIE                                 | PEIE                          | TMR0IE        | INTE        | RBIE    | TMR0IF | INTF    | RBIF    | 0000 000x            | 0000 000u                 |
| 0Ch                  | PIR1    |                                     | ADIF                          | _             | 1           | SSPIF   | CCP1IF | TMR2IF  | TMR1IF  | -0 0000              | -0 0000                   |
| 8Ch                  | PIE1    |                                     | ADIE                          | _             | 1           | SSPIE   | CCP1IE | TMR2IE  | TMR1IE  | -0 0000              | -0 0000                   |
| 86h                  | TRISB   | POR                                 | PORTB Data Direction Register |               |             |         |        |         |         |                      | 1111 1111                 |
| 11h                  | TMR2    | Timer                               | 2 Module Re                   | egister       |             |         |        |         |         | 0000 0000            | 0000 0000                 |
| 92h                  | PR2     | Timer                               | 2 Module Pe                   | eriod Registe | er          |         |        |         | _       | 1111 1111            | 1111 1111                 |
| 12h                  | T2CON   | _                                   | TOUTPS3                       | TOUTPS2       | TOUTPS1     | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000            | -000 0000                 |
| 15h                  | CCPR1L  | Captu                               | re/Compare                    | /PWM Regis    | ster1 (LSB) |         |        |         |         | xxxx xxxx            | uuuu uuuu                 |
| 16h                  | CCPR1H  | Capture/Compare/PWM Register1 (MSB) |                               |               |             |         |        |         |         | xxxx xxxx            | uuuu uuuu                 |
| 17h                  | CCP1CON | _                                   | _                             | CCP1X         | CCP1Y       | CCP1M3  | CCP1M2 | CCP1M1  | CCP1M0  | 00 0000              | 00 0000                   |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by PWM and Timer2.

© 2002 Microchip Technology Inc. Preliminary DS39598C-page 69

# PIC16F818/819

NOTES:

# 10.0 SYNCHRONOUS SERIAL PORT (SSP) MODULE

#### 10.1 SSP Module Overview

The Synchronous Serial Port (SSP) module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be Serial EEPROMs, shift registers, display drivers, A/D converters, etc. The SSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C)

An overview of I<sup>2</sup>C operations and additional information on the SSP module can be found in the PICmicro™ Mid-Range MCU Family Reference Manual (DS33023).

Refer to Application Note AN578, "Use of the SSP Module in the I<sup>2</sup>C Multi-Master Environment" (DS00578).

#### 10.2 SPI Mode

This section contains register definitions and operational characteristics of the SPI module.

SPI mode allows 8 bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used:

Serial Data Out (SDO)
 Serial Data In (SDI)
 Serial Clock (SCK)
 RB1/SDI/SDA
 RB4/SCK/SCL

Additionally, a fourth pin may be used when in a Slave mode of operation:

Slave Select (SS)
 RB5/SS

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits in the SSPCON register (SSPCON<5:0>) and SSPSTAT<7:6>. These control bits allow the following to be specified:

- Master mode (SCK is the clock output)
- Slave mode (SCK is the clock input)
- Clock Polarity (IDLE state of SCK)
- Clock Edge (output data on rising/falling edge of SCK)
- Clock Rate (Master mode only)
- Slave Select mode (Slave mode only)

#### REGISTER 10-1: SSPSTAT: SYNCHRONOUS SERIAL PORT STATUS REGISTER (ADDRESS 94h)

| R/W-0 | R/W-0 | R-0             | R-0 | R-0 | R-0 | R-0 | R-0   |
|-------|-------|-----------------|-----|-----|-----|-----|-------|
| SMP   | CKE   | D/ <del>A</del> | Р   | S   | R/W | UA  | BF    |
| bit 7 |       |                 |     |     |     |     | bit 0 |

bit 7 SMP: SPI Data Input Sample Phase bit

SPI Master mode:

1 = Input data sampled at end of data output time

0 = Input data sampled at middle of data output time (Microwire®)

SPI Slave mode:

This bit must be cleared when SPI is used in Slave mode

I<sup>2</sup>C mode:

This bit must be maintained clear

CKE: SPI Clock Edge Select bit bit 6

SPI mode, CKP = 0:

1 = Data transmitted on rising edge of SCK (Microwire alternate)

0 = Data transmitted on falling edge of SCK

SPI mode, CKP = 1:

1 = Data transmitted on falling edge of SCK (Microwire alternate)

0 = Data transmitted on rising edge of SCK

I<sup>2</sup>C mode:

This bit must be maintained clear

D/A: Data/Address bit (I<sup>2</sup>C mode only) bit 5

In I<sup>2</sup>C Slave mode:

1 = Indicates that the last byte received was data

0 = Indicates that the last byte received was address

**P**: STOP bit<sup>(1)</sup> (I<sup>2</sup>C mode only) bit 4

1 = Indicates that a STOP bit has been detected last

0 = STOP bit was not detected last

**S**: START bit<sup>(1)</sup> (I<sup>2</sup>C mode only) bit 3

1 = Indicates that a START bit has been detected last (this bit is '0' on RESET)

0 = START bit was not detected last

bit 2 **R/W**: Read/Write Information bit (I<sup>2</sup>C mode only)

> Holds the R/W bit information following the last address match, and is only valid from address match to the next START bit, STOP bit, or ACK bit

1 = Read

0 = Write

bit 1 **UA:** Update Address bit (10-bit I<sup>2</sup>C mode only)

1 = Indicates that the user needs to update the address in the SSPADD register

0 = Address does not need to be updated

bit 0 BF: Buffer Full Status bit

Receive (SPI and I<sup>2</sup>C modes):

1 = Receive complete, SSPBUF is full

0 = Receive not complete, SSPBUF is empty

Transmit (In I<sup>2</sup>C mode only):

1 = Transmit in progress, SSPBUF is full (8 bits)

0 = Transmit complete, SSPBUF is empty

Note 1: This bit is cleared when the SSP module is disabled (i.e., the SSPEN bit is cleared).

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

## REGISTER 10-2: SSPCON: SYNCHRONOUS SERIAL PORT CONTROL REGISTER 1 (ADDRESS 14h)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| WCOL  | SSPOV | SSPEN | CKP   | SSPM3 | SSPM2 | SSPM1 | SSPM0 |
| –     |       |       |       |       |       |       |       |

bit 7 bit 0

#### bit 7 WCOL: Write Collision Detect bit

- 1 = An attempt to write the SSPBUF register failed because the SSP module is busy (must be cleared in software)
- 0 = No collision

#### bit 6 SSPOV: Receive Overflow Indicator bit

### In SPI mode:

- 1 = A new byte is received while the SSPBUF register is still holding the previous data. In case of overflow, the data in SSPSR is lost. Overflow can only occur in Slave mode. The user must read the SSPBUF, even if only transmitting data, to avoid setting overflow. In Master mode, the overflow bit is not set since each new reception (and transmission) is initiated by writing to the SSPBUF register.
- 0 = No overflow

#### In I<sup>2</sup>C mode:

- 1 = A byte is received while the SSPBUF register is still holding the previous byte. SSPOV is a "don't care" in Transmit mode. SSPOV must be cleared in software in either mode.
- 0 = No overflow

## bit 5 SSPEN: Synchronous Serial Port Enable bit (1)

#### In SPI mode:

- 1 = Enables serial port and configures SCK, SDO, and SDI as serial port pins
- 0 = Disables serial port and configures these pins as I/O port pins

#### In I<sup>2</sup>C mode:

- 1 = Enables the serial port and configures the SDA and SCL pins as serial port pins
- 0 = Disables serial port and configures these pins as I/O port pins

## bit 4 **CKP:** Clock Polarity Select bit

#### In SPI mode:

- ${\tt 1} = {\sf Transmit\ happens\ on\ falling\ edge,\ receive\ on\ rising\ edge.\ IDLE\ state\ for\ clock\ is\ a\ high\ level}.$
- 0 = Transmit happens on rising edge, receive on falling edge. IDLE state for clock is a low level.

#### In I<sup>2</sup>C Slave mode:

#### SCK release control

- 1 = Enable clock
- 0 = Holds clock low (clock stretch). (Used to ensure data setup time.)

## bit 3-0 SSPM<3:0>: Synchronous Serial Port Mode Select bits

- 0000 = SPI Master mode, clock = OSC/4
- 0001 = SPI Master mode. clock = OSC/16
- 0010 = SPI Master mode, clock = OSC/64
- 0011 = SPI Master mode, clock = TMR2 output/2
- 0100 = SPI Slave mode, clock = SCK pin.  $\overline{SS}$  pin control enabled.
- 0101 = SPI Slave mode, clock = SCK pin. SS pin control disabled. SS can be used as I/O pin.
- 0110 =  $I^2C$  Slave mode, 7-bit address
- $0111 = I^2C$  Slave mode, 10-bit address
- $1011 = I^2C$  firmware controlled Master mode (Slave IDLE)
- $1110 = I^2C$  Slave mode, 7-bit address with START and STOP bit interrupts enabled
- 1111 = I<sup>2</sup>C Slave mode, 10-bit address with START and STOP bit interrupts enabled
- 1000, 1001, 1010, 1100, 1101 = Reserved

Note 1: In both modes, when enabled, these pins must be properly configured as input or output.

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented bi | t, read as '0'     |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

FIGURE 10-1: SSP BLOCK DIAGRAM (SPI MODE)



To enable the serial port, SSP enable bit SSPEN (SSPCON<5>) must be set. To reset or reconfigure SPI mode, clear bit SSPEN, re-initialize the SSPCON register, and then set bit SSPEN. This configures the SDI, SDO, SCK, and SS pins as serial port pins. For the pins to behave as the serial port function, they must have their data direction bits (in the TRISB register) appropriately programmed. That is:

- · SDI must have TRISB<1> set
- · SDO must have TRISB<2> cleared
- SCK (Master mode) must have TRISB<4> cleared
- SCK (Slave mode) must have TRISB<4> set
- SS must have TRISB<5> set
  - Note 1: When the SPI is in Slave mode with  $\overline{SS}$  pin control enabled, (SSPCON<3:0> = 0100) the SPI module will reset if the  $\overline{SS}$  pin is set to VDD.
    - 2: If the SPI is used in Slave mode with CKE = '1', then the SS pin control must be enabled.
    - 3: When the SPI is in Slave mode with SS pin control enabled (SSPCON<3:0> = 0100), the state of SS pin can affect the state read back from the TRISB<5> bit. The Peripheral OE signal from the SSP module into PORTB controls the state that is read back from the TRISB<5> bit. If Read-Modify-Write instructions, such as BSF are performed on the TRISB register while the SS pin is high, this will cause the TRISB<5> bit to be set, thus disabling the SDO output.

TABLE 10-1: REGISTERS ASSOCIATED WITH SPI OPERATION

| Address              | Name    | Bit 7   | Bit 6     | Bit 5       | Bit 4    | Bit 3      | Bit 2       | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>RESETS |
|----------------------|---------|---------|-----------|-------------|----------|------------|-------------|--------|--------|----------------------|---------------------------------|
| 0Bh,8Bh<br>10Bh,18Bh | INTCON  | GIE     | PEIE      | TMR0IE      | INTE     | RBIE       | TMR0IF      | INTF   | RBIF   | 0000 000x            | 0000 000u                       |
| 0Ch                  | PIR1    | _       | ADIF      |             | 1        | SSPIF      | CCP1IF      | TMR2IF | TMR1IF | -0 0000              | -0 0000                         |
| 8Ch                  | PIE1    | _       | ADIE      |             | -        | SSPIE      | CCP1IE      | TMR2IE | TMR1IE | -0 0000              | -0 0000                         |
| 86h                  | TRISB   | PORTB   | Data Dire | ction Regis | ster     |            |             |        |        | 1111 1111            | 1111 1111                       |
| 13h                  | SSPBUF  | Synchro | nous Seri | al Port Red | eive Buf | fer/Transn | nit Registe | er     |        | xxxx xxxx            | uuuu uuuu                       |
| 14h                  | SSPCON  | WCOL    | SSPOV     | SSPEN       | CKP      | SSPM3      | SSPM2       | SSPM1  | SSPM0  | 0000 0000            | 0000 0000                       |
| 94h                  | SSPSTAT | SMP     | CKE       | D/A         | Р        | S          | R/W         | UA     | BF     | 0000 0000            | 0000 0000                       |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the SSP in SPI mode.

## FIGURE 10-2: SPI MODE TIMING, MASTER MODE



## FIGURE 10-3: SPI MODE TIMING (SLAVE MODE WITH CKE = 0)



## FIGURE 10-4: SPI MODE TIMING (SLAVE MODE WITH CKE = 1)



## 10.3 SSP I<sup>2</sup>C Mode Operation

The SSP module in I<sup>2</sup>C mode fully implements all slave functions, except general call support, and provides interrupts on START and STOP bits in hardware to facilitate firmware implementations of the master functions. The SSP module implements the standard mode specifications, as well as 7-bit and 10-bit addressing.

Two pins are used for data transfer. These are the RB4/SCK/SCL pin, which is the clock (SCL), and the RB1/SDI/SDA pin, which is the data (SDA). The user must configure these pins as inputs or outputs through the TRISB<4,1> bits.

The SSP module functions are enabled by setting SSP Enable bit SSPEN (SSPCON<5>).

FIGURE 10-5: SSP BLOCK DIAGRAM (I<sup>2</sup>C MODE)



The SSP module has five registers for I<sup>2</sup>C operation:

- SSP Control Register (SSPCON)
- SSP Status Register (SSPSTAT)
- · Serial Receive/Transmit Buffer (SSPBUF)
- SSP Shift Register (SSPSR) Not directly accessible
- SSP Address Register (SSPADD)

The SSPCON register allows control of the I<sup>2</sup>C operation. Four mode selection bits (SSPCON<3:0>) allow one of the following I<sup>2</sup>C modes to be selected:

- I<sup>2</sup>C Slave mode (7-bit address)
- I<sup>2</sup>C Slave mode (10-bit address)
- I<sup>2</sup>C Slave mode (7-bit address), with START and STOP bit interrupts enabled to support firmware Master mode
- I<sup>2</sup>C Slave mode (10-bit address), with START and STOP bit interrupts enabled to support firmware Master mode
- I<sup>2</sup>C Firmware controlled Master operation with START and STOP bit interrupts enabled, Slave is IDLF

Selection of any I<sup>2</sup>C mode with the SSPEN bit set, forces the SCL and SDA pins to be open drain, provided these pins are programmed to inputs by setting the appropriate TRISB bits. Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the I<sup>2</sup>C module.

Additional information on SSP I<sup>2</sup>C operation may be found in the PICmicro™ Mid-Range MCU Reference Manual (DS33023).

#### 10.3.1 SLAVE MODE

In Slave mode, the SCL and SDA pins must be configured as inputs (TRISB<4,1> set). The SSP module will override the input state with the output data, when required (slave-transmitter).

When an address is matched, or the data transfer after an address match is received, the hardware automatically will generate the Acknowledge (ACK) pulse, and then load the SSPBUF register with the received value currently in the SSPSR register.

Either or both of the following conditions will cause the SSP module not to give this ACK pulse:

- a) The buffer full bit BF (SSPSTAT<0>) was set before the transfer was received.
- b) The overflow bit SSPOV (SSPCON<6>) was set before the transfer was received.

In this case, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF (PIR1<3>) is set. Table 10-2 shows what happens when a data transfer byte is received, given the status of bits BF and SSPOV. The shaded cells show the condition where user software did not properly clear the overflow condition. Flag bit BF is cleared by reading the SSPBUF register while bit SSPOV is cleared through software.

The SCL clock input must have a minimum high and low for proper operation. The high and low times of the  $I^2C$  specification, as well as the requirement of the SSP module, are shown in timing parameter #100 and parameter #101.

### 10.3.1.1 Addressing

Once the SSP module has been enabled, it waits for a START condition to occur. Following the START condition, the eight bits are shifted into the SSPSR register. All incoming bits are sampled with the rising edge of the clock (SCL) line. The value of register SSPSR<7:1> is compared to the value of the SSPADD register. The address is compared on the falling edge of the eighth clock (SCL) pulse. If the addresses match, and the BF and SSPOV bits are clear, the following events occur:

- a) The SSPSR register value is loaded into the SSPBUF register.
- b) The buffer full bit, BF is set.
- c) An ACK pulse is generated.
- d) SSP interrupt flag bit, SSPIF (PIR1<3>) is set (interrupt is generated if enabled) - on the falling edge of the ninth SCL pulse.

In 10-bit Address mode, two address bytes need to be received by the slave device. The five Most Significant bits (MSbs) of the first address byte specify if this is a 10-bit address. Bit R/W (SSPSTAT<2>) must specify a write so the slave device will receive the second address byte. For a 10-bit address, the first byte would equal '1111 0 A9 A8 0', where A9 and A8 are the two MSbs of the address.

The sequence of events for 10-bit address is as follows, with steps 7- 9 for slave-transmitter:

- Receive first (high) byte of address (bits SSPIF, BF, and bit UA (SSPSTAT<1>) are set).
- Update the SSPADD register with second (low) byte of address (clears bit UA and releases the SCL line).
- Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- 4. Receive second (low) byte of address (bits SSPIF, BF, and UA are set).
- 5. Update the SSPADD register with the first (high) byte of Address, if match releases SCL line, this will clear bit UA.
- 6. Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.
- 7. Receive Repeated START condition.
- Receive first (high) byte of address (bits SSPIF and BF are set).
- Read the SSPBUF register (clears bit BF) and clear flag bit SSPIF.

### 10.3.1.2 Reception

When the  $R/\overline{W}$  bit of the address byte is clear and an address match occurs, the  $R/\overline{W}$  bit of the SSPSTAT register is cleared. The received address is loaded into the SSPBUF register.

When the address byte overflow condition exists, then a no acknowledge (ACK) pulse is given. An overflow condition is indicated if either bit BF (SSPSTAT<0>) is set or bit SSPOV (SSPCON<6>) is set.

An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF (PIR1<3>) must be cleared in software. The SSPSTAT register is used to determine the status of the byte.

## 10.3.1.3 Transmission

When the R/W bit of the incoming address byte is set and an address match occurs, the R/W bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The ACK pulse will be sent on the ninth bit, and pin RB4/SCK/SCL is held low. The transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then pin RB4/SCK/SCL should be enabled by setting bit CKP (SSPCON<4>). The master device must monitor the SCL pin prior to asserting another clock pulse. The slave devices may be holding off the master device by stretching the clock. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 10-7).

An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF must be cleared in software, and the SSPSTAT register is used to determine the status of the byte. Flag bit SSPIF is set on the falling edge of the ninth clock pulse.

As a slave-transmitter, the  $\overline{ACK}$  pulse from the master-receiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line was high (not  $\overline{ACK}$ ), then the data transfer is complete. When the  $\overline{ACK}$  is latched by the slave device, the slave logic is RESET (RESETS SSPSTAT register) and the slave device then monitors for another occurrence of the START bit. If the SDA line was low ( $\overline{ACK}$ ), the transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then pin RB4/SCK/SCL should be enabled by setting bit CKP.

TABLE 10-2: DATA TRANSFER RECEIVED BYTE ACTIONS

| Status Bits as Data<br>Transfer is Received |       | $SSPSR \to SSPBUF$ | Generate ACK Pulse | Set bit SSPIF (SSP Interrupt Occurs if Enabled) |  |  |
|---------------------------------------------|-------|--------------------|--------------------|-------------------------------------------------|--|--|
| BF                                          | SSPOV |                    |                    | (33F III.errupt Occurs II Enabled)              |  |  |
| 0                                           | 0     | Yes                | Yes                | Yes                                             |  |  |
| 1                                           | 0     | No                 | No                 | Yes                                             |  |  |
| 1                                           | 1     | No                 | No                 | Yes                                             |  |  |
| 0                                           | 1     | No                 | No                 | Yes                                             |  |  |

Note 1: Shaded cells show the conditions where the user software did not properly clear the overflow condition.

## FIGURE 10-6: I<sup>2</sup>C WAVEFORMS FOR RECEPTION (7-BIT ADDRESS)



## FIGURE 10-7: I<sup>2</sup>C WAVEFORMS FOR TRANSMISSION (7-BIT ADDRESS)



#### 10.3.2 MASTER MODE OPERATION

Master mode operation is supported in firmware using interrupt generation on the detection of the START and STOP conditions. The STOP (P) and START (S) bits are cleared from a RESET, or when the SSP module is disabled. The STOP (P) and START (S) bits will toggle based on the START and STOP conditions. Control of the  $\rm I^2C$  bus may be taken when the P bit is set, or the bus is IDLE and both the S and P bits are clear.

In Master mode operation, the SCL and SDA lines are manipulated in firmware by clearing the corresponding TRISB<4,1> bit(s). The output level is always low, irrespective of the value(s) in PORTB<4,1>. So when transmitting data, a '1' data bit must have the TRISB<1> bit set (input) and a '0' data bit must have the TRISB<1> bit cleared (output). The same scenario is true for the SCL line with the TRISB<4> bit. Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the I<sup>2</sup>C module.

The following events will cause the SSP Interrupt Flag bit, SSPIF, to be set (SSP Interrupt if enabled):

- START condition
- · STOP condition
- · Data transfer byte transmitted/received

Master mode operation can be done with either the Slave mode IDLE (SSPM3:SSPM0 = 1011), or with the Slave mode active. When both Master mode operation and Slave modes are used, the software needs to differentiate the source(s) of the interrupt.

For more information on Master mode operation, see AN554, "Software Implementation of  $I^2C$  Bus Master".

#### 10.3.3 MULTI-MASTER MODE OPERATION

In Multi-Master mode operation, the interrupt generation on the detection of the START and STOP conditions allows the determination of when the bus is free. The STOP (P) and START (S) bits are cleared from a RESET, or when the SSP module is disabled. The STOP (P) and START (S) bits will toggle based on the START and STOP conditions. Control of the I<sup>2</sup>C bus may be taken when bit P (SSPSTAT<4>) is set, or the bus is IDLE and both the S and P bits clear. When the bus is busy, enabling the SSP interrupt will generate the interrupt when the STOP condition occurs.

In Multi-Master mode operation, the SDA line must be monitored to see if the signal level is the expected output level. This check only needs to be done when a high level is output. If a high level is expected and a low level is present, the device needs to release the SDA and SCL lines (set TRISB<4,1>). There are two stages where this arbitration can be lost:

- · Address Transfer
- · Data Transfer

When the slave logic is enabled, the Slave device continues to receive. If arbitration was lost during the address transfer stage, communication to the device may be in progress. If addressed, an ACK pulse will be generated. If arbitration was lost during the data transfer stage, the device will need to re-transfer the data at a later time.

For more information on Multi-Master mode operation, see AN578, "Use of the SSP Module in the of I<sup>2</sup>C Multi-Master Environment".

TABLE 10-3: REGISTERS ASSOCIATED WITH I<sup>2</sup>C OPERATION

| Address                | Name                                | Bit 7              | Bit 6              | Bit 5                      | Bit 4      | Bit 3     | Bit 2      | Bit 1  | Bit 0     | Value on<br>POR, BOR | Value on all other RESETS |
|------------------------|-------------------------------------|--------------------|--------------------|----------------------------|------------|-----------|------------|--------|-----------|----------------------|---------------------------|
| 0Bh, 8Bh,<br>10Bh,18Bh | INTCON                              | GIE                | PEIE               | TMR0IE                     | INTE       | RBIE      | TMR0IF     | INTF   | RBIF      | 0000 000x            | 0000 000u                 |
| 0Ch                    | PIR1                                | _                  | ADIF               | _                          | _          | SSPIF     | CCP1IF     | TMR2IF | TMR1IF    | -0 0000              | -0 0000                   |
| 8Ch                    | PIE1                                | _                  | ADIE               | _                          | _          | SSPIE     | CCP1IE     | TMR2IE | TMR1IE    | -0 0000              | -0 0000                   |
| 13h                    | SSPBUF                              | Synchron           | ous Seria          | l Port Rece                | ive Buffer | r/Transmi | t Register |        |           | xxxx xxxx            | uuuu uuuu                 |
| 93h                    | SSPADD                              | Synchron           | ous Seria          | l Port (l <sup>2</sup> C r | node) Ad   | dress Re  | gister     |        |           | 0000 0000            | 0000 0000                 |
| 14h                    | SSPCON                              | WCOL               | SSPOV              | SSPEN                      | CKP        | SSPM3     | SSPM2      | SSPM1  | SSPM0     | 0000 0000            | 0000 0000                 |
| 94h                    | SSPSTAT                             | SMP <sup>(1)</sup> | CKE <sup>(1)</sup> | D/A                        | Р          | S         | R/W        | UA     | BF        | 0000 0000            | 0000 0000                 |
| 86h                    | TRISB PORTB Data Direction register |                    |                    |                            |            |           |            |        | 1111 1111 | 1111 1111            |                           |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'.

Shaded cells are not used by SSP module in SPI mode.

**Note 1:** Maintain these bits clear in I<sup>2</sup>C mode.

NOTES:

# 11.0 ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE

The Analog-to-Digital (A/D) converter module has five inputs for 18/20 pin devices.

The conversion of an analog input signal results in a corresponding 10-bit digital number. The A/D module has high and low voltage reference input that is software selectable to some combination of VDD, VSS, RA2, or RA3.

The A/D converter has a unique feature of being able to operate while the device is in SLEEP mode. To operate in SLEEP, the A/D conversion clock must be derived from the A/D's internal RC oscillator.

The A/D module has four registers:

- A/D Result High Register (ADRESH)
- A/D Result Low Register (ADRESL)
- A/D Control Register 0 (ADCON0)
- A/D Control Register 1 (ADCON1)

The ADCON0 register, shown in Register 11-1, controls the operation of the A/D module. The ADCON1 register, shown in Register 11-2, configures the functions of the port pins. The port pins can be configured as analog inputs (RA3 can also be a voltage reference), or a digital I/O.

Additional information on using the A/D module can be found in the PICmicro™ Mid-Range MCU Family Reference Manual (DS33023).

## REGISTER 11-1: ADCON0: A/D CONTROL REGISTER 0 (ADDRESS 1Fh)

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0   | U-0 | R/W-0 |
|-------|-------|-------|-------|-------|---------|-----|-------|
| ADCS1 | ADCS0 | CHS2  | CHS1  | CHS0  | GO/DONE | _   | ADON  |
| bit 7 |       |       |       |       |         |     | bit 0 |

### bit 7-6 ADCS1:ADCS0: A/D Conversion Clock Select bits

#### If ADSC2 = 0:

- 00 = Fosc/2
- 01 = Fosc/8
- 10 = Fosc/32
- 11 = FRC (clock derived from the internal A/D module RC oscillator)

## If ADSC2 = 1:

- 00 = Fosc/4
- 01 = Fosc/16
- 10 = Fosc/64
- 11 = FRC (clock derived from the internal A/D module RC oscillator)

#### bit 5-3 CHS2:CHS0: Analog Channel Select bits

- 000 = Channel 0, (RA0/AN0)
- 001 = Channel 1, (RA1/AN1)
- 010 = Channel 2, (RA2/AN2)
- 011 = Channel 3, (RA3/AN3)
- 100 = Channel 4, (RA4/AN4)

#### bit 2 GO/DONE: A/D Conversion Status bit

### If ADON = 1:

- 1 = A/D conversion in progress (setting this bit starts the A/D conversion)
- 0 = A/D conversion not in progress (this bit is automatically cleared by hardware when the A/D conversion is complete)

#### bit 1 **Unimplemented:** Read as '0'

### bit 0 ADON: A/D On bit

- 1 = A/D converter module is operating
- 0 = A/D converter module is shut-off and consumes no operating current

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### **REGISTER 11-2:** ADCON1: A/D CONTROL REGISTER 1 (ADDRESS 9Fh)

| R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-----|-----|-------|-------|-------|-------|
| ADFM  | ADCS2 | _   | _   | PCFG3 | PCFG2 | PCFG1 | PCFG0 |
| bit 7 |       |     |     |       |       |       | bit 0 |

bit 0

bit 7 ADFM: A/D Result Format Select bit

> 1 = Right justified, 6 Most Significant bits of ADRESH are read as '0' 0 = Left justified, 6 Least Significant bits of ADRESL are read as '0'

bit 6 ADCS2: A/D Clock Divide by 2 Select bit

1 = A/D Clock source is divided by 2 when system clock is used

0 = Disabled

bit 5-4 Unimplemented: Read as '0'

bit 3-0 PCFG<3:0>: A/D Port Configuration Control bits

| PCFG | AN4 | AN3   | AN2   | AN1 | AN0 | VREF+ | VREF- | C/R |
|------|-----|-------|-------|-----|-----|-------|-------|-----|
| 0000 | Α   | Α     | Α     | Α   | Α   | AVDD  | AVss  | 5/0 |
| 0001 | Α   | VREF+ | Α     | Α   | Α   | AN3   | AVss  | 4/1 |
| 0010 | Α   | Α     | Α     | Α   | Α   | AVDD  | AVss  | 5/0 |
| 0011 | Α   | VREF+ | Α     | Α   | Α   | AN3   | AVss  | 4/1 |
| 0100 | D   | Α     | D     | Α   | Α   | AVDD  | AVss  | 3/0 |
| 0101 | D   | VREF+ | D     | Α   | Α   | AN3   | AVss  | 2/1 |
| 011x | D   | D     | D     | D   | D   | AVDD  | AVss  | 0/0 |
| 1000 | Α   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 3/2 |
| 1001 | Α   | Α     | Α     | Α   | Α   | AVDD  | AVss  | 5/0 |
| 1010 | Α   | VREF+ | Α     | Α   | Α   | AN3   | AVss  | 4/1 |
| 1011 | Α   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 3/2 |
| 1100 | Α   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 3/2 |
| 1101 | D   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 2/2 |
| 1110 | D   | D     | D     | D   | Α   | AVDD  | AVss  | 1/0 |
| 1111 | D   | VREF+ | VREF- | D   | Α   | AN3   | AN2   | 1/2 |

A = Analog input

C/R = Number of Analog input channels/Number of A/D Voltage references

Legend:

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

- n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

D = Digital I/O

The ADRESH:ADRESL registers contain the result of the A/D conversion. When the A/D conversion is complete, the result is loaded into the A/D result register pair, the GO/DONE bit (ADCON0<2>) is cleared, and A/D interrupt flag bit ADIF is set. The block diagram of the A/D module is shown in Figure 11-1.

After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as inputs.

To determine sample time, see Section 11.1. After this sample time has elapsed the A/D conversion can be started.

These steps should be followed for doing an A/D conversion:

- 1. Configure the A/D module:
  - Configure analog pins/voltage reference and digital I/O (ADCON1)
  - Select A/D input channel (ADCON0)
  - Select A/D conversion clock (ADCON0)
  - Turn on A/D module (ADCON0)
- 2. Configure A/D interrupt (if desired):
  - · Clear ADIF bit
  - · Set ADIE bit
  - · Set GIE bit
- 3. Wait the required acquisition time.
- 4. Start conversion:
  - Set GO/DONE bit (ADCON0)
- 5. Wait for A/D conversion to complete, by either:
  - Polling for the GO/DONE bit to be cleared (with interrupts disabled); OR
  - Waiting for the A/D interrupt
- 6. Read A/D Result register pair (ADRESH:ADRESL), clear bit ADIF if required.
- For next conversion, go to step 1 or step 2 as required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2 TAD is required before the next acquisition starts.

FIGURE 11-1: A/D BLOCK DIAGRAM



## 11.1 A/D Acquisition Requirements

For the A/D converter to meet its specified accuracy, the charge holding capacitor (Chold) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 11-2. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor Chold. The sampling switch (Rss) impedance varies over the device voltage (VDD), see Figure 11-2. The maximum recommended impedance for analog sources is 2.5 k $\Omega$ . As the impedance is decreased, the acquisition time may be decreased.

After the analog input channel is selected (changed), this acquisition must be done before the conversion can be started.

To calculate the minimum acquisition time, Equation 11-1 may be used. This equation assumes that 1/2 LSb error is used (1024 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution.

To calculate the minimum acquisition time, TACQ, see the PICmicro™ Mid-Range Reference Manual (DS33023).

#### **EQUATION 11-1: ACQUISITION TIME**

```
TACQ = Amplifier Settling Time + Hold Capacitor Charging Time + Temperature Coefficient

= TAMP + TC + TCOFF

= 2 \mu s + TC + [(Temperature -25^{\circ}C)(0.05 \mu s/^{\circ}C)]

TC = CHOLD (RIC + RSs + Rs) In(1/2047)

= -120 \text{ pF} (1 \text{ k}\Omega + 7 \text{ k}\Omega + 10 \text{ k}\Omega) \text{ In}(0.0004885)

= 16.47 \mu s

TACQ = 2 \mu s + 16.47 \mu s + [(50^{\circ}C - 25^{\circ}C)(0.05 \mu s/^{\circ}C)

= 19.72 \mu s
```

- Note 1: The reference voltage (VREF) has no effect on the equation, since it cancels itself out.
  - 2: The charge holding capacitor (CHOLD) is not discharged after each conversion.
  - 3: The maximum recommended impedance for analog sources is 10 k $\Omega$ . This is required to meet the pin leakage specification.
  - **4:** After a conversion has completed, a 2.0 TAD delay must complete before acquisition can begin again. During this time, the holding capacitor is not connected to the selected A/D input channel.

#### FIGURE 11-2: ANALOG INPUT MODEL



## 11.2 Selecting the A/D Conversion Clock

The A/D conversion time per bit is defined as TAD. The A/D conversion requires 9.0 TAD per 8-bit conversion. The source of the A/D conversion clock is software selectable. The seven possible options for TAD are:

- 2 Tosc
- 4 Tosc
- 8 Tosc
- 16 Tosc
- 32 Tosc
- 64 Tosc
- Internal A/D module RC oscillator (2 6 μs)

For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time as small as possible, but no less than 1.6  $\mu$ s and not greater than 6.4  $\mu$ s.

Table 11-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected.

## 11.3 Configuring Analog Port Pins

The ADCON1, and TRISA registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

The A/D operation is independent of the state of the CHS<2:0> bits and the TRIS bits.

- Note 1: When reading the port register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs, will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy.
  - 2: Analog levels on any pin that is defined as a digital input (including the AN4:AN0 pins), may cause the input buffer to consume current out of the device specification.

TABLE 11-1: TAD vs. MAXIMUM DEVICE OPERATING FREQUENCIES (STANDARD DEVICES (C))

|                       | AD Clock Source (TAD) |           | Maximum Device Frequency |
|-----------------------|-----------------------|-----------|--------------------------|
| Operation             | ADCS<2>               | ADCS<1:0> | Max.                     |
| 2 Tosc                | 0                     | 00        | 1.25 MHz                 |
| 4 Tosc                | 1                     | 00        | 2.5 MHz                  |
| 8 Tosc                | 0                     | 01        | 5 MHz                    |
| 16 Tosc               | 1                     | 01        | 10 MHz                   |
| 32 Tosc               | 0                     | 10        | 20 MHz                   |
| 64 Tosc               | 1                     | 10        | 20 MHz                   |
| RC <sup>(1,2,3)</sup> | X                     | 11        | (Note 1)                 |

- **Note 1:** The RC source has a typical TAD time of 4  $\mu$ s but can vary between 2 6  $\mu$ s.
  - 2: When the device frequencies are greater than 1 MHz, the RC A/D conversion clock source is only recommended for SLEEP operation.
  - **3:** For extended voltage devices (LF), please refer to the Electrical Characteristics (Section 15.0 and Section 15.4).

#### 11.4 A/D Conversions

Clearing the GO/DONE bit during a conversion will abort the current conversion. The A/D result register pair will NOT be updated with the partially completed A/D conversion sample. That is, the ADRESH:ADRESL registers will continue to contain the value of the last completed conversion (or the last value written to the ADRESH:ADRESL registers). After the A/D conversion is aborted, a 2 TAD wait is required before the next acquisition is started. After this 2 TAD wait, acquisition on the selected channel is automatically started. The GO/DONE bit can then be set to start the conversion.

In Figure 11-3, after the GO bit is set, the first time segment has a minimum of TCY and a maximum of TAD.

The GO/DONE bit should **NOT** be set in the same instruction that turns on the A/D.

#### 11.4.1 A/D RESULT REGISTERS

The ADRESH:ADRESL register pair is the location where the 10-bit A/D result is loaded at the completion of the A/D conversion. This register pair is 16-bits wide. The A/D module gives the flexibility to left or right justify the 10-bit result in the 16-bit result register. The A/D Format Select bit (ADFM) controls this justification. Figure 11-4 shows the operation of the A/D result justification. The extra bits are loaded with '0's. When an A/D result will not overwrite these locations (A/D disable), these registers may be used as two general purpose 8-bit registers.

#### FIGURE 11-3: A/D CONVERSION TAD CYCLES



### FIGURE 11-4: A/D RESULT JUSTIFICATION



## 11.5 A/D Operation During SLEEP

The A/D module can operate during SLEEP mode. This requires that the A/D clock source be set to RC (ADCS1:ADCS0 = 11). When the RC clock source is selected, the A/D module waits one instruction cycle before starting the conversion. This allows the SLEEP instruction to be executed, which eliminates all digital switching noise from the conversion. When the conversion is completed, the GO/DONE bit will be cleared and the result loaded into the ADRES register. If the A/D interrupt is enabled, the device will wake-up from SLEEP. If the A/D interrupt is not enabled, the A/D module will then be turned off, although the ADON bit will remain set.

When the A/D clock source is another clock option (not RC), a  ${\tt SLEEP}$  instruction will cause the present conversion to be aborted and the A/D module to be turned off, though the ADON bit will remain set.

Turning off the A/D places the A/D module in its lowest current consumption state.

Note: For the A/D module to operate in SLEEP, the A/D clock source must be set to RC (ADCS1:ADCS0 = 11). To perform an A/D conversion in SLEEP, ensure the SLEEP instruction immediately follows the instruction that sets the GO/DONE bit.

#### 11.6 Effects of a RESET

A device RESET forces all registers to their RESET state. The A/D module is disabled and any conversion in progress is aborted. All A/D input pins are configured as analog inputs.

The value that is in the ADRESH:ADRESL registers is not modified for a Power-on Reset. The ADRESH:ADRESL registers will contain unknown data after a Power-on Reset.

## 11.7 Use of the CCP Trigger

An A/D conversion can be started by the "special event trigger" of the CCP module. This requires that the CCP1M3:CCP1M0 bits (CCP1CON<3:0>) be programmed as 1011 and that the A/D module is enabled (ADON bit is set). When the trigger occurs, the GO/DONE bit will be set, starting the A/D conversion, and the Timer1 counter will be reset to zero. Timer1 is reset to automatically repeat the A/D acquisition period with minimal software overhead (moving the ADRESH:ADRESL to the desired location). The appropriate analog input channel must be selected and the minimum acquisition done before the "special event trigger" sets the GO/DONE bit (starts a conversion).

If the A/D module is not enabled (ADON is cleared), then the "special event trigger" will be ignored by the A/D module, but will still reset the Timer1 counter.

TABLE 11-2: REGISTERS/BITS ASSOCIATED WITH A/D

| Address              | Name   | Bit 7   | Bit 6      | Bit 5      | Bit 4                            | Bit 3 | Bit 2   | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>RESETS |
|----------------------|--------|---------|------------|------------|----------------------------------|-------|---------|--------|--------|----------------------|---------------------------------|
| 0Bh,8Bh<br>10Bh,18Bh | INTCON | GIE     | PEIE       | TMR0IE     | INTE                             | RBIE  | TMR0IF  | INTF   | RBIF   | 0000 000x            | 0000 000u                       |
| 0Ch                  | PIR1   | _       | ADIF       | _          | _                                | SSPIF | CCP1IF  | TMR2IF | TMR1IF | -0 0000              | -0 0000                         |
| 8Ch                  | PIE1   | _       | ADIE       | _          | _                                | SSPIE | CCP1IE  | TMR2IE | TMR1IE | -0 0000              | -0 0000                         |
| 1Eh                  | ADRESH | A/D Res | ult Regist | er High By | /te                              |       |         |        |        | xxxx xxxx            | uuuu uuuu                       |
| 9Eh                  | ADRESL | A/D Res | ult Regist | er Low By  | te                               |       |         |        |        | xxxx xxxx            | uuuu uuuu                       |
| 1Fh                  | ADCON0 | ADCS1   | ADCS0      | CHS2       | CHS1                             | CHS0  | GO/DONE | _      | ADON   | 0000 00-0            | 0000 00-0                       |
| 9Fh                  | ADCON1 | ADFM    | ADCS2      | _          | _                                | PCFG3 | PCFG2   | PCFG1  | PCFG0  | 00 0000              | 00 0000                         |
| 05h                  | PORTA  | RA7     | RA6        | RA5        | RA4 RA3 RA2 RA1 RA0              |       |         |        |        | xxx0 0000            | uuu0 0000                       |
| 85h                  | TRISA  | TRISA7  | TRISA6     | TRISA5     | .5 PORTA Data Direction Register |       |         |        |        | 1111 1111            | 1111 1111                       |

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used for A/D conversion.

NOTES:

## 12.0 SPECIAL FEATURES OF THE CPU

These devices have a host of features intended to maximize system reliability, minimize cost through elimination of external components, provide Power Saving Operating modes and offer code protection:

- RESET
  - Power-on Reset (POR)
  - Power-up Timer (PWRT)
  - Oscillator Start-up Timer (OST)
  - Brown-out Reset (BOR)
- Interrupts
- Watchdog Timer (WDT)
- SLEEP
- Code Protection
- · ID Locations
- · In-Circuit Serial Programming

There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in RESET until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 72 ms (nominal) on power-up only. It is designed to keep the part in RESET while the power supply stabilizes, and is enabled or disabled using a configuration bit. With these two timers on-chip, most applications need no external RESET circuitry.

SLEEP mode is designed to offer a very low current Power-down mode. The user can wake-up from SLEEP through external RESET, Watchdog Timer Wake-up, or through an interrupt.

Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost while the LP crystal option saves power. Configuration bits are used to select the desired oscillator mode.

Additional information on special features is available in the PICmicro™ Mid-Range Reference Manual (DS33023).

## 12.1 Configuration Bits

The configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1'), to select various device configurations. These bits are mapped in program memory location 2007h.

The user will note that address 2007h is beyond the user program memory space, which can be accessed only during programming.

| /4\                |
|--------------------|
| 7h) <sup>(1)</sup> |
| 1                  |

| L |       |       |       |       |       |       |       | l .   | l .   |       |        |       |       |       |
|---|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------|-------|-------|-------|
| Γ | CP    | ССРМХ | DEBUG | WRT1  | WRT0  | CPD   | LVP   | BOREN | MCLRE | FOSC2 | PWRTEN | WDTEN | F0SC1 | F0SC0 |
|   | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1 | R/P-1  | R/P-1 | R/P-1 | R/P-1 |

bit13 bit0

bit 13 CP: Flash Program Memory Code Protection bit

1 = Code protection off

0 = All memory locations code protected

bit 12 **CCPMX:** CCP1 Pin Selection bit 1 = CCP1 function on RB2

0 = CCP1 function on RB3

bit 11 **DEBUG:** In-Circuit Debugger Mode bit

1 = In-Circuit Debugger disabled, RB6 and RB7 are general purpose I/O pins 0 = In-Circuit Debugger enabled, RB6 and RB7 are dedicated to the debugger

bit 10-9 WRT1:WRT0: FLASH Program Memory Write Enable bits

For PIC16F818:

11 = Write protection off

10 = 000h to 01FF write protected, 0200 to 03FF may be modified by EECON control

01 = 000h to 03FF write protected

For PIC16F819:

11 = Write protection off

10 = 0000h to 01FFh write protected, 0200h to 07FFh may be modified by EECON control 01 = 0000h to 03FFh write protected, 0400h to 07FFh may be modified by EECON control 00 = 0000h to 05FFh write protected, 0600h to 07FFh may be modified by EECON control

bit 8 CPD: Data EE Memory Code Protection bit

1 = Code protection off

0 = Data EE memory locations code protected

bit 7 LVP: Low Voltage Programming Enable bit

1 = RB3/PGM pin has PGM function, low voltage <u>progra</u>mming enabled

0 = RB3/PGM pin has digital I/O function, HV on MCLR must be used for programming

bit 6 BOREN: Brown-out Reset Enable bit

1 = BOR enabled 0 = BOR disabled

bit 5 MCLRE: RA5/MCLR Pin Function Select bit

1 =  $RA5/\overline{MCLR}$  pin function is  $\overline{MCLR}$ 

0 = RA5/MCLR pin function is digital I/O, MCLR internally tied to VDD

bit 3 **PWRTEN:** Power-up Timer Enable bit

1 = PWRT disabled0 = PWRT enabled

bit 2 WDTEN: Watchdog Timer Enable bit

1 = WDT enabled 0 = WDT disabled

bit 4, 1-0 FOSC2:FOSC0: Oscillator Selection bits

111 = EXTRC oscillator; CLKO function on RA6/OSC2/CLKO pin

110 = EXTRC oscillator; port I/O function on RA6/OSC2/CLKO pin

101 = INTRC oscillator; CLKO function on RA6/OSC2/CLKO pin and port I/O function on RA7/OSC1/CLKI pin

100 = INTRC oscillator; port I/O function on both RA6/OSC2/CLKO pin and RA7/OSC1/CLKI pin

011 = EXTCLK; port I/O function on RA6/OSC2/CLKO pin

010 = HS oscillator 001 = XT oscillator 000 = LP oscillator

Note 1: The erased (unprogrammed) value of the configuration word is 3FFFh.

Legend:

R = Readable bit P = Programmable bit U = Unimplemented bit, read as '1'
- n = Value when device is unprogrammed u = Unchanged from programmed state

### **12.2 RESET**

The PIC16F818/819 differentiates between various kinds of RESET:

- Power-on Reset (POR)
- MCLR Reset during normal operation
- MCLR Reset during SLEEP
- · WDT Reset during normal operation
- · WDT Wake-up during SLEEP
- · Brown-out Reset (BOR)

Some registers are not affected in any RESET condition. Their status is unknown on POR and unchanged in any other RESET. Most other registers are reset to a "RESET state" on Power-on Reset (POR), on the MCLR and WDT Reset, on MCLR Reset during SLEEP, and Brown-out Reset (BOR). They are not affected by a WDT Wake-up, which is viewed as the resumption of normal operation. The  $\overline{\text{TO}}$  and  $\overline{\text{PD}}$  bits are set or cleared differently in different RESET situations, as indicated in Table 12-3. These bits are used in software to determine the nature of the RESET. Upon a POR, BOR, or wake-up from SLEEP, the CPU requires approximately 5 - 10 µs to become ready for code execution. This delay runs in parallel with any other timers. See Table 12-4 for a full description of RESET states of all registers.

A simplified block diagram of the on-chip RESET circuit is shown in Figure 12-1.

FIGURE 12-1: SIMPLIFIED BLOCK DIAGRAM OF ON-CHIP RESET CIRCUIT



© 2002 Microchip Technology Inc. Preliminary DS39598C-page 91

## 12.3 MCLR

PIC16F818/819 device has a noise filter in the  $\overline{\text{MCLR}}$  Reset path. The filter will detect and ignore small pulses.

It should be noted that a WDT Reset does not drive  $\overline{\text{MCLR}}$  pin low.

The behavior of the ESD protection on the MCLR pin has been altered from previous devices of this family. Voltages applied to the pin that exceed its specification can result in both MCLR and excessive current beyond the device specification during the ESD event. For this reason, Microchip recommends that the MCLR pin no longer be tied directly to VDD. The use of an RC network, as shown in Figure 12-2, is suggested.

The RA5/MCLR pin can be configured for MCLR (default), or as an I/O pin (RA5). This is configured through the MCLRE bit in the Configuration register.

FIGURE 12-2: RECOMMENDED MCLR
CIRCUIT



## 12.4 Power-on Reset (POR)

A Power-on Reset pulse is generated on-chip when VDD rise is detected (in the range of 1.2V - 1.7V). To take advantage of the POR, tie the  $\overline{\text{MCLR}}$  pin to VDD as described in Section 12.3. A maximum rise time for VDD is specified. See the Electrical Specifications for details.

When the device starts normal operation (exits the RESET condition), device operating parameters (voltage, frequency, temperature,...) must be met to ensure operation. If these conditions are not met, the device must be held in RESET until the operating conditions are met. For more information, see Application Note, *AN607 - "Power-up Trouble Shooting"* (DS00607).

## 12.5 Power-up Timer (PWRT)

The Power-up Timer (PWRT) of the PIC16F818/819 is a counter that uses the INTRC oscillator as the clock input. This yields a count of 72 ms. While the PWRT is counting, the device is held in RESET.

The power-up time delay depends on the INTRC, and will vary from chip-to-chip due to temperature and process variation. See DC parameter #33 for details.

The PWRT is enabled by clearing configuration bit PWRTEN

## 12.6 Oscillator Start-up Timer (OST)

The Oscillator Start-up Timer (OST) provides 1024 oscillator cycles (from OSC1 input) delay after the PWRT delay is over (if enabled). This helps to ensure that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset, or wake-up from SLEEP.

## 12.7 Brown-out Reset (BOR)

The configuration bit, BOREN, can enable or disable the Brown-out Reset circuit. If VDD falls below VBOR (parameter D005, about 4V) for longer than TBOR (parameter #35, about 100  $\mu$ s), the brown-out situation will reset the device. If VDD falls below VBOR for less than TBOR, a RESET may not occur.

Once the brown-out occurs, the device will remain in Brown-out Reset until VDD rises above VBOR. The Power-up Timer (if enabled) will keep the device in RESET for TPWRT (parameter #33, about 72 ms). If VDD should fall below VBOR during TPWRT, the Brown-out Reset process will restart when VDD rises above VBOR, with the Power-up Timer Reset. Unlike previous PIC16 devices, the PWRT is no longer automatically enabled when the Brown-out Reset circuit is enabled. The PWRTEN and BOREN configuration bits are independent of each other.

## 12.8 Time-out Sequence

On power-up, the time-out sequence is as follows: the PWRT delay starts (if enabled) when a POR occurs. Then, OST starts counting 1024 oscillator cycles when PWRT ends (LP, XT, HS). When the OST ends, the device comes out of RESET.

If MCLR is kept low long enough, all delays will expire. Bringing MCLR high will begin execution immediately. This is useful for testing purposes or to synchronize more than one PIC16F818/819 device operating in parallel.

Table 12-3 shows the RESET conditions for the STATUS, PCON and PC registers, while Table 12-4 shows the RESET conditions for all the registers.

# 12.9 Power Control/Status Register (PCON)

The Power Control/Status Register, PCON, has two bits to indicate the type of RESET that last occurred.

Bit0 is Brown-out Reset Status bit,  $\overline{\text{BOR}}$ . Bit  $\overline{\text{BOR}}$  is unknown on a Power-on Reset. It must then be set by the user and checked on subsequent RESETS to see

if bit  $\overline{\text{BOR}}$  cleared, indicating a Brown-out Reset occurred. When the Brown-out Reset is disabled, the state of the  $\overline{\text{BOR}}$  bit is unpredictable.

Bit1 is  $\overline{POR}$  (Power-on Reset Status bit). It is cleared on a Power-on Reset and unaffected otherwise. The user must set this bit following a Power-on Reset.

TABLE 12-1: TIME-OUT IN VARIOUS SITUATIONS

| Ossillator Configuration | Powe                | er-up                    | Brown-o             | Wake-up from             |                          |
|--------------------------|---------------------|--------------------------|---------------------|--------------------------|--------------------------|
| Oscillator Configuration | PWRTE = 0           | PWRTE = 1                | PWRTE = 0           | PWRTE = 1                | SLEEP                    |
| XT, HS, LP               | TPWRT + 1024 • Tosc | 1024 • Tosc              | TPWRT + 1024 • Tosc | 1024 • Tosc              | 1024 • Tosc              |
| EXTRC, EXTCLK, INTRC     | TPWRT               | 5 - 10 μs <sup>(1)</sup> | TPWRT               | 5 - 10 μs <sup>(1)</sup> | 5 - 10 μs <sup>(1)</sup> |

Note 1: CPU start-up is always invoked on POR, BOR and wake-up from SLEEP.

TABLE 12-2: STATUS BITS AND THEIR SIGNIFICANCE

| POR | BOR | TO | PD |                                                         |
|-----|-----|----|----|---------------------------------------------------------|
| 0   | X   | 1  | 1  | Power-on Reset                                          |
| 0   | X   | 0  | Х  | Illegal, TO is set on POR                               |
| 0   | X   | X  | 0  | Illegal, PD is set on POR                               |
| 1   | 0   | 1  | 1  | Brown-out Reset                                         |
| 1   | 1   | 0  | 1  | WDT Reset                                               |
| 1   | 1   | 0  | 0  | WDT Wake-up                                             |
| 1   | 1   | u  | u  | MCLR Reset during normal operation                      |
| 1   | 1   | 1  | 0  | MCLR Reset during SLEEP or interrupt wake-up from SLEEP |

Legend: u = unchanged, x = unknown

TABLE 12-3: RESET CONDITION FOR SPECIAL REGISTERS

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 000h                  | 0001 1xxx          | 0x               |
| MCLR Reset during normal operation | 000h                  | 000u uuuu          | uu               |
| MCLR Reset during SLEEP            | 000h                  | 0001 Ouuu          | uu               |
| WDT Reset                          | 000h                  | 0000 1uuu          | uu               |
| WDT Wake-up                        | PC + 1                | uuu0 Ouuu          | uu               |
| Brown-out Reset                    | 000h                  | 0001 1uuu          | u0               |
| Interrupt wake-up from SLEEP       | PC + 1 <sup>(1)</sup> | uuu1 Ouuu          | uu               |

Legend: u = unchanged, x = unknown, - = unimplemented bit, read as '0'

**Note 1:** When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

© 2002 Microchip Technology Inc. Preliminary DS39598C-page 93

TABLE 12-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS

| Register | Power-on Reset,<br>Brown-out Reset | MCLR Reset,<br>WDT Reset | Wake-up via WDT or<br>Interrupt |
|----------|------------------------------------|--------------------------|---------------------------------|
| W        | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| INDF     | N/A                                | N/A                      | N/A                             |
| TMR0     | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| PCL      | 0000h                              | 0000h                    | PC + 1 <sup>(2)</sup>           |
| STATUS   | 0001 1xxx                          | 000q quuu <sup>(3)</sup> | uuuq quuu(3)                    |
| FSR      | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| PORTA    | xxx0 0000                          | uuu0 0000                | uuuu uuuu                       |
| PORTB    | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| PCLATH   | 0 0000                             | 0 0000                   | u uuuu                          |
| INTCON   | 0000 000x                          | 0000 000u                | uuuu uuuu(1)                    |
| PIR1     | -0 0000                            | -0 0000                  | -u uuuu(1)                      |
| PIR2     | 0                                  | 0                        | (1)                             |
| TMR1L    | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| TMR1H    | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| T1CON    | 00 0000                            | uu uuuu                  | uu uuuu                         |
| TMR2     | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| T2CON    | -000 0000                          | -000 0000                | -uuu uuuu                       |
| SSPBUF   | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| SSPCON   | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| CCPR1L   | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| CCPR1H   | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| CCP1CON  | 00 0000                            | 00 0000                  | uu uuuu                         |
| ADRESH   | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| ADCON0   | 0000 00-0                          | 0000 00-0                | uuuu uu-u                       |
| OPTION   | 1111 1111                          | 1111 1111                | uuuu uuuu                       |
| TRISA    | 1111 1111                          | 1111 1111                | uuuu uuuu                       |
| TRISB    | 1111 1111                          | 1111 1111                | uuuu uuuu                       |
| PIE1     | -0 0000                            | -0 0000                  | -u uuuu                         |
| PIE2     | 0                                  | 0                        | u                               |
| PCON     | qq                                 | uu                       | uu                              |
| OSCCON   | -000 -0                            | -000 -0                  | -uuu -u                         |
| OSCTUNE  | 00 0000                            | 00 0000                  | uu uuuu                         |
| PR2      | 1111 1111                          | 1111 1111                | 1111 1111                       |
| SSPADD   | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| SSPSTAT  | 0000 0000                          | 0000 0000                | uuuu uuuu                       |
| ADRESL   | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| ADCON1   | 00 0000                            | 00 0000                  | uu uuuu                         |
| EEDATA   | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| EEADR    | xxxx xxxx                          | uuuu uuuu                | uuuu uuuu                       |
| EEDATH   | xx xxxx                            | uu uuuu                  | uu uuuu                         |
| EEADRH   | xxx                                | uuu                      | uuu                             |
| EECON1   | xx x000                            | ux u000                  | uu uuuu                         |
| EECON2   |                                    |                          |                                 |

Legend: u = unchanged, x = unknown, - = unimplemented bit, read as '0', q = value depends on condition,

 $<sup>{\</sup>tt r}$  = reserved maintain clear

Note 1: One or more bits in INTCON, PIR1 and PR2 will be affected (to cause wake-up).

<sup>2:</sup> When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

<sup>3:</sup> See Table 12-3 for RESET value for specific condition.

FIGURE 12-3: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD THROUGH PULL-UP RESISTOR)



FIGURE 12-4: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD THROUGH RC NETWORK): CASE 1



FIGURE 12-5: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD THROUGH RC NETWORK): CASE 2



VDD OV 1V

MCLR

INTERNAL POR

PWRT TIME-OUT

OST TIME-OUT

INTERNAL RESET

FIGURE 12-6: SLOW RISE TIME (MCLR TIED TO VDD THROUGH RC NETWORK)

## 12.10 Interrupts

The PIC16F818/819 has up to nine sources of interrupt. The interrupt control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

**Note:** Individual interrupt flag bits are set, regardless of the status of their corresponding mask bit or the GIE bit.

A global interrupt enable bit, GIE (INTCON<7>) enables (if set) all unmasked interrupts, or disables (if cleared) all interrupts. When bit GIE is enabled, and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set regardless of the status of the GIE bit. The GIE bit is cleared on RESET.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine, as well as sets the GIE bit, which re-enables interrupts.

The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.

The peripheral interrupt flags are contained in the Special Function Register, PIR1. The corresponding interrupt enable bits are contained in Special Function Register, PIE1, and the peripheral interrupt enable bit is contained in Special Function Register, INTCON.

When an interrupt is serviced, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack, and the PC is loaded with 0004h. Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts.

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends on when the interrupt event occurs, relative to the current Q cycle. The latency is the same for one or two cycle instructions. Individual interrupt flag bits are set, regardless of the status of their corresponding mask bit, PEIE bit, or the GIE bit.

FIGURE 12-7: INTERRUPT LOGIC



#### 12.10.1 INT INTERRUPT

External interrupt on the RB0/INT pin is edge triggered, either rising, if bit INTEDG (OPTION<6>) is set, or falling, if the INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, flag bit INTF (INTCON<1>) is set. This interrupt can be disabled by clearing enable bit INTE (INTCON<4>). Flag bit INTF must be cleared in software in the Interrupt Service Routine before re-enabling this interrupt. The INT interrupt can wake-up the processor from SLEEP, if bit INTE was set prior to going into SLEEP. The status of global interrupt enable bit GIE decides whether or not the processor branches to the interrupt vector, following wake-up. See Section 12.13 for details on SLEEP mode.

#### 12.10.2 TMR0 INTERRUPT

An overflow (FFh  $\rightarrow$  00h) in the TMR0 register will set flag bit TMR0IF (INTCON<2>). The interrupt can be enabled/disabled by setting/clearing enable bit TMR0IE (INTCON<5>) (see Section 6.0).

#### 12.10.3 PORTB INTCON CHANGE

An input change on PORTB<7:4> sets flag bit RBIF (INTCON<0>). The interrupt can be enabled/disabled by setting/clearing enable bit RBIE (INTCON<4>) (see Section 3.2).

## 12.11 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (i.e., W, STATUS registers). This will have to be implemented in software, as shown in Example 12-1.

For the PIC16F818/819 devices, the register W\_TEMP must be defined in both banks 0 and 1 and must be defined at the same offset from the bank base address (i.e., if W\_TEMP is defined at 20h in bank 0, it must also be defined at A0h in bank 1). The register STATUS\_TEMP is only defined in bank 0.

### **EXAMPLE 12-1: SAVING STATUS AND W REGISTERS IN RAM**

```
W TEMP
MOVWF
                           ;Copy W to TEMP register
SWAPF
       STATUS, W
                           ;Swap status to be saved into W
CLRF
       STATUS
                           ; bank 0, regardless of current bank, Clears IRP, RP1, RP0
       STATUS_TEMP
MOVWF
                           ; Save status to bank zero STATUS TEMP register
:(ISR)
                           ; Insert user code here
SWAPF
       STATUS TEMP, W
                           ;Swap STATUS_TEMP register into W
                           ; (sets bank to original state)
MOVWF
       STATUS
                           ; Move W into STATUS register
SWAPF
       W TEMP, F
                           ;Swap W TEMP
SWAPF
       W TEMP, W
                           ;Swap W TEMP into W
```

## 12.12 Watchdog Timer (WDT)

For PIC16F818/819 devices, the WDT is driven by the INTRC oscillator. When the WDT is enabled, the INTRC (31.25 kHz) oscillator is enabled. The nominal WDT period is 16 ms, and has the same accuracy as the INTRC oscillator.

During normal operation, a WDT time-out generates a device RESET (Watchdog Timer Reset). If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The TO bit in the STATUS register will be cleared upon a Watchdog Timer time-out.

The WDT can be permanently disabled by clearing configuration bit WDTEN (see Section 12.1).

WDT time-out period values may be found in the Electrical Specifications section under parameter #31. Values for the WDT prescaler (actually a postscaler, but shared with the Timer0 prescaler) may be assigned using the OPTION register.

- Note 1: The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device RESET condition.
  - 2: When a CLRWDT instruction is executed and the prescaler is assigned to the WDT, the prescaler count will be cleared, but the prescaler assignment is not changed.

FIGURE 12-8: WATCHDOG TIMER BLOCK DIAGRAM



TABLE 12-5: SUMMARY OF WATCHDOG TIMER REGISTERS

| Address  | Name               | Bit 7 | Bit 6  | Bit 5  | Bit 4 | Bit 3  | Bit 2 | Bit 1 | Bit 0 |
|----------|--------------------|-------|--------|--------|-------|--------|-------|-------|-------|
| 81h,181h | OPTION             | RBPU  | INTEDG | T0CS   | T0SE  | PSA    | PS2   | PS1   | PS0   |
| 2007h    | Configuration bits | LVP   | BOREN  | MVCLRE | FOSC2 | PWRTEN | WDTEN | FOSC1 | FOSC0 |

Legend: Shaded cells are not used by the Watchdog Timer.

Note 1: See Register 12-1 for operation of these bits.

## 12.13 Power-down Mode (SLEEP)

Power-down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the  $\overline{PD}$  bit (STATUS<3>) is cleared, the  $\overline{TO}$  (STATUS<4>) bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, place all I/O pins at either VDD or Vss, ensure no external circuitry is drawing current from the I/O pin, power-down the A/D and disable external clocks. Pull all I/O pins that are hi-impedance inputs, high or low externally, to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or Vss for lowest current consumption. The contribution from on-chip pull-ups on PORTB should also be considered.

The MCLR pin must be at a logic high level (VIHMC).

#### 12.13.1 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

- 1. External RESET input on  $\overline{\text{MCLR}}$  pin.
- 2. Watchdog Timer wake-up (if WDT was enabled).
- 3. Interrupt from INT pin, RB port change or a peripheral interrupt.

External MCLR Reset will cause a device RESET. All other events are considered a continuation of program execution and cause a "wake-up". The TO and PD bits in the STATUS register can be used to determine the cause of the device RESET. The PD bit, which is set on power-up, is cleared when SLEEP is invoked. The TO bit is cleared if a WDT time-out occurred and caused wake-up.

The following peripheral interrupts can wake the device from SLEEP:

- TMR1 interrupt. Timer1 must be operating as an asynchronous counter.
- 2. CCP Capture mode interrupt.
- Special event trigger (Timer1 in Asynchronous mode using an external clock).
- 4. SSP (START/STOP) bit detect interrupt.
- 5. SSP transmit or receive in Slave mode (SPI/I<sup>2</sup>C).
- A/D conversion (when A/D clock source is RC).
- 7. EEPROM write operation completion.

Other peripherals cannot generate interrupts, since during SLEEP, no on-chip clocks are present.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up occurs regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

## 12.13.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT postscaler will not be cleared, the TO bit will not be set and PD bit will not be cleared.
- If the interrupt occurs during or after the
  execution of a SLEEP instruction, the device will
  immediately wake-up from SLEEP. The SLEEP
  instruction will be completely executed before the
  wake-up. Therefore, the WDT and WDT
  postscaler will be cleared, the TO bit will be set
  and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the  $\overline{PD}$  bit. If the  $\overline{PD}$  bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.



XT. HS or LP Oscillator mode assumed. Note 1:

- Tost = 1024 Tosc (drawing not to scale) This delay will not be there for RC Osc mode.
- GIE = '1' assumed. In this case, after wake-up, the processor jumps to the interrupt routine. If GIE = '0', execution will continue in-line.
- CLKO is not available in these Osc modes, but shown here for timing reference.

## 12.14 In-Circuit Debugger

When the DEBUG bit in the configuration word is programmed to a '0', the In-Circuit Debugger functionality is enabled. This function allows simple debugging functions when used with MPLAB® ICD. When the microcontroller has this feature enabled, some of the resources are not available for general use. Table 12-6 shows which features are consumed by the background debugger.

**TABLE 12-6: DEBUGGER RESOURCES** 

| I/O pins       | RB6, RB7                                     |
|----------------|----------------------------------------------|
| Stack          | 1 level                                      |
| Program Memory | Address 0000h must be NOP                    |
|                | Last 100h words                              |
| Data Memory    | 0x070 (0x0F0, 0x170, 0x1F0)<br>0x1EB - 0x1EF |

To use the In-Circuit Debugger function of the microcontroller, the design must implement In-Circuit Serial Programming connections to MCLR/VPP, VDD, GND, RB7 and RB6. This will interface to the In-Circuit Debugger module available from Microchip, or one of the third party development tool companies.

## 12.15 Program Verification/Code **Protection**

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes.

## 12.16 ID Locations

Four memory locations (2000h - 2003h) are designated as ID locations, where the user can store checksum or other code identification numbers. These locations are not accessible during normal execution, but are readable and writable during program/verify. It is recommended that only the four Least Significant bits of the ID location are used.

## 12.17 In-Circuit Serial Programming

PIC16F818/819 microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data and three other lines for power, ground, and the programming voltage (see Figure 12-10 for an example). This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

For general information of serial programming, please refer to the In-Circuit Serial Programming<sup>TM</sup> (ICSP<sup>TM</sup>) Guide (DS30277).

FIGURE 12-10: TYPICAL IN-CIRCUIT
SERIAL PROGRAMMING
CONNECTION



## 12.18 Low Voltage ICSP Programming

The LVP bit of the configuration word enables low voltage ICSP programming. This mode allows the microcontroller to be programmed via ICSP using a VDD source in the operating voltage range. This only means that VPP does not have to be brought to VIHH, but can instead be left at the normal operating voltage. In this mode, the RB3/PGM pin is dedicated to the programming function and ceases to be a general purpose I/O pin. During programming, VDD is applied to the MCLR pin. To enter Programming mode, VDD must be applied to the RB3/PGM, provided the LVP bit is set. The LVP bit defaults to on ('1') from the factory.

- Note 1: The High Voltage Programming mode is always available, regardless of the state of the LVP bit, by applying VIHH to the MCLR pin.
  - **2:** While in Low Voltage ICSP mode, the RB3 pin can no longer be used as a general purpose I/O pin.
  - **3:** When using Low Voltage ICSP Programming (LVP) and the pull-ups on PORTB are enabled, bit 3 in the TRISB register must be cleared to disable the pull-up on RB3 and ensure the proper operation of the device.
  - **4:** RB3 should not be allowed to float if LVP is enabled. An external pull-down device should be used to default the device to normal Operating mode. If RB3 floats high, the PIC16F818/819 device will enter Programming mode.
  - 5: LVP mode is enabled by default on all devices shipped from Microchip. It can be disabled by clearing the LVP bit in the CONFIG register.
  - **6:** Disabling LVP will provide maximum compatibility to other PIC16CXXX devices.

If Low Voltage Programming mode is not used, the LVP bit can be programmed to a '0' and RB3/PGM becomes a digital I/O pin. However, the LVP bit may only be programmed when programming is entered with VIHH on  $\overline{\text{MCLR}}$ . The LVP bit can only be charged when using high voltage on  $\overline{\text{MCLR}}$ .

It should be noted, that once the LVP bit is programmed to 0, only the High Voltage Programming mode is available and only High Voltage Programming mode can be used to program the device.

When using low voltage ICSP, the part must be supplied at 4.5V to 5.5V, if a bulk erase will be executed. This includes reprogramming of the code protect bits from an on-state to off-state. For all other cases of low voltage ICSP, the part may be programmed at the normal operating voltage. This means calibration values, unique user IDs, or user code can be reprogrammed or added.

NOTES:

## 13.0 INSTRUCTION SET SUMMARY

The PIC16 instruction set is highly orthogonal and is comprised of three basic categories:

- · Byte-oriented operations
- · Bit-oriented operations
- · Literal and control operations

Each PIC16 instruction is a 14-bit word divided into an **opcode**, which specifies the instruction type, and one or more **operands**, which further specify the operation of the instruction. The formats for each of the categories are presented in Figure 13-1, while the various opcode fields are summarized in Table 13-1.

Table 13-2 lists the instructions recognized by the MPASM<sup>™</sup> assembler. A complete description of each instruction is also available in the PICmicro<sup>™</sup> Mid-Range Reference Manual (DS33023).

For **byte-oriented** instructions, '£' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator, which selects the bit affected by the operation, while '£' represents the address of the file in which the bit is located.

For **literal and control** operations, 'k' represents an eight- or eleven-bit constant or literal value

One instruction cycle consists of four oscillator periods; for an oscillator frequency of 4 MHz, this gives a normal instruction execution time of 1  $\mu$ s. All instructions are executed within a single instruction cycle, unless a conditional test is true, or the program counter is changed as a result of an instruction. When this occurs, the execution takes two instruction cycles, with the second cycle executed as a NOP.

**Note:** To maintain upward compatibility with future PIC16F818/819 products, <u>do not</u> use the OPTION and TRIS instructions.

All instruction examples use the format '0xhh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit.

## 13.1 READ-MODIFY-WRITE OPERATIONS

Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction, or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register.

For example, a "clrf PORTB" instruction will read PORTB, clear all the data bits, then write the result back to PORTB. This example would have the unintended result that the condition that sets the RBIF flag would be cleared.

TABLE 13-1: OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                           |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                  |
| W     | Working register (accumulator)                                                                                                                                        |
| b     | Bit address within an 8-bit file register                                                                                                                             |
| k     | Literal field, constant data or label                                                                                                                                 |
| х     | Don't care location (= 0 or 1).  The assembler will generate code with x = 0.  It is the recommended form of use for compatibility with all Microchip software tools. |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1.                                                         |
| PC    | Program Counter                                                                                                                                                       |
| TO    | Time-out bit                                                                                                                                                          |
| PD    | Power-down bit                                                                                                                                                        |

## FIGURE 13-1: GENERAL FORMAT FOR INSTRUCTIONS



TABLE 13-2: PIC16F818/819 INSTRUCTION SET

| No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Mnemor | nic, | Description Cycles MSb      |         |       | Opcode | •    | Status |          |       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|-----------------------------|---------|-------|--------|------|--------|----------|-------|
| ADDWF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Operan | ds   | Description                 | MSb     |       |        |      | LSb    | Affected | Notes |
| ANDWF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |      | BYTE-ORIENTED FILE REGIS    | TER OPE | RATIC | NS     |      |        |          |       |
| CLRF         f. Clear f         Clear W         1         00         0001         1ffff         Z         2           CLRW         -         Clear W         1         00         0001         0xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ADDWF  | f, d | Add W and f                 | 1       | 00    | 0111   | dfff | ffff   | C,DC,Z   | 1,2   |
| CLEAR   Fi, d   Clear W   1   00   0001   0xxx   xxxx   Z   1,2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ANDWF  | f, d | AND W with f                | 1       | 00    | 0101   | dfff | ffff   |          | 1,2   |
| COMP  Fig. d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | CLRF   | f    | Clear f                     | 1       | 00    | 0001   | lfff | ffff   | Z        | 2     |
| DECF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CLRW   | -    | Clear W                     | 1       | 00    | 0001   | 0xxx | xxxx   | Z        |       |
| Decrement f, Skip if 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | COMF   | f, d | Complement f                | 1       | 00    | 1001   | dfff | ffff   | Z        | 1,2   |
| INCF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | DECF   | f, d | Decrement f                 | 1       | 00    | 0011   | dfff | ffff   | Z        | 1,2   |
| INCF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | DECFSZ | f, d | Decrement f, Skip if 0      | 1(2)    | 00    | 1011   | dfff | ffff   |          | 1,2,3 |
| IORWF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | INCF   | f, d | Increment f                 |         | 00    | 1010   | dfff | ffff   | Z        | 1,2   |
| IORWF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | INCFSZ | f, d | Increment f, Skip if 0      | 1(2)    | 0.0   | 1111   | dfff | ffff   |          | 1,2,3 |
| MOVF         f, d         Move W to f         1         00         1000         defer feffer feffer feffer feffer feffer femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous femous                                                                             | IORWF  | f, d | Inclusive OR W with f       | , ,     | 00    | 0100   | dfff | ffff   | Z        | 1,2   |
| MOVWF NOP         f NO peration         1 00 0000 0000 0000 0000 0000 0000 000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MOVF   | f, d | Move f                      | 1       | 0.0   | 1000   | dfff | ffff   | Z        |       |
| RLF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MOVWF  |      | Move W to f                 | 1       | 00    | 0000   | lfff | ffff   |          |       |
| RLF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | NOP    | -    | No Operation                | 1       | 00    | 0000   | 0xx0 | 0000   |          |       |
| RRF         f, d         Rotate Right fthrough Carry         1         00         1100         dfff         Ffff         C         1,2           SUBWF         f, d         Subtract W from f         1         00         0010         dfff         ffff         C,DC,Z         1,2           SWAPF         f, d         Swap nibbles in f         1         00         1110         dfff         fffff         Z         1,2           BIT-ORIENTED FILE REGISTER OPERATIONS           BIT-ORIENTED FILE REGISTER OPERATIONS           BEF         f, b         Bit Clear f         1         01         00bb         bfff         ffff         1,2         1,2           BSF         f, b         Bit Test f, Skip if Clear         1         01         00bb         bfff         ffff         1,2         3           BTFSC         f, b         Bit Test f, Skip if Set         1 (2)         01         10bb         bfff         ffff         4         1,2           BTFSC         f, b         Bit Test f, Skip if Set         1         1         1         111         111x         kkkk         kkkkk         kkkkk         Z           ADDLW A <th>RLF</th> <th>f, d</th> <th>· •</th> <th>1</th> <th>00</th> <th>1101</th> <th>dfff</th> <th>ffff</th> <th>С</th> <th>1,2</th>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RLF    | f, d | · •                         | 1       | 00    | 1101   | dfff | ffff   | С        | 1,2   |
| SUBWF   f, d   Subtract W from f   1   00   0010   dfff   ffff   C,DC,Z   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1,2   1, | RRF    |      | ,                           | 1       | 00    | 1100   | dfff | ffff   | С        |       |
| SWAPF   f, d   Exclusive OR W with f   1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SUBWF  |      |                             | 1       | 0.0   | 0010   | dfff | ffff   |          |       |
| BIT-ORIENTED FILE REGISTER OPERATIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | •    |                             |         | 00    |        |      |        | -,,-     |       |
| BCF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | XORWF  |      | · ·                         | 1       | 00    |        |      | ffff   | Z        |       |
| BSF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |        |      | BIT-ORIENTED FILE REGIST    | ER OPER | RATIO | NS     |      |        |          |       |
| BTFSC   f, b   Bit Test f, Skip if Clear   1 (2)   01   10bb   bfff   ffff   3   3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | BCF    | f, b | Bit Clear f                 | 1       | 01    | 00bb   | bfff | ffff   |          | 1,2   |
| BTFSC BTFSS         f, b Bit Test f, Skip if Clear Bit Test f, Skip if Set         1 (2) 01 11bb bfff ffff         1 (2) 01 11bb bfff ffff         3 3           LITERAL AND CONTROL OPERATIONS           LITERAL AND CONTROL OPERATIONS           ADDLW A Add literal and W AND literal with W AND literal with W Call subroutine         1 11 111x kkkk kkkk kkkk kkkk         2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | BSF    | f, b | Bit Set f                   | 1       | 01    | 01bb   | bfff | ffff   |          | 1,2   |
| ADDLW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | BTFSC  | f, b | Bit Test f, Skip if Clear   | 1 (2)   | 01    | 10bb   | bfff | ffff   |          | 3     |
| ADDLW         k         Add literal and W         1         11         111x         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkk         kkkkk         kkkk         kkkk         kkkk                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | BTFSS  | f, b | Bit Test f, Skip if Set     | 1 (2)   | 01    | 11bb   | bfff | ffff   |          | 3     |
| ANDLW         k         AND literal with W         1         11         1001         kkkk         kkkk         Z           CALL         k         Call subroutine         2         10         0kk         kkkk         kkkk         kkkk           CLRWDT         -         Clear Watchdog Timer         1         00         0000         0110         0100         TO,PD           GOTO         k         Go to address         2         10         1kkk         kkkk         kkkk         kkkk           IORLW         k         Inclusive OR literal with W         1         11         1000         kkkk         kkkk         Z           MOVLW         k         Move literal to W         1         11         000x         kkkk         kkkk         kkkk         Kkkk         kkkk         kkkk         kkkk         Return from interrupt         2         00         0000         0000         1001         1001         1002         1003         1004         1004         1004         1004         1004         1004         1004         1004         1004         1004         1004         1004         1004         1004         1004         1004         1004         1004         1004                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |      | LITERAL AND CONTROL         | OPERAT  | IONS  |        |      |        |          |       |
| CALL         k         Call subroutine         2         10         0kk         kkkk         kkkk         kkkk           CLRWDT         -         Clear Watchdog Timer         1         00         0000         0110         0100         TO,PD           GOTO         k         Go to address         2         10         1kkk         kkkk         kkkk         kkkk           IORLW         k         Inclusive OR literal with W         1         11         1000         kkkk         kkkk         Z           MOVLW         k         Move literal to W         1         11         00xx         kkkk         kkkk         Z           RETFIE         -         Return from interrupt         2         00         0000         0000         1001         Return with literal in W         2         11         01xx         kkkk         kkkk         kkkk         RETURN         -         Return from Subroutine         2         00         0000         0000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ADDLW  | k    | Add literal and W           | 1       | 11    | 111x   | kkkk | kkkk   | C,DC,Z   |       |
| CLRWDT         -         Clear Watchdog Timer         1         00         0000         0110         0100         TO,PD           GOTO         k         Go to address         2         10         1kkk         kkkk         kkkk         kkkk           IORLW         k         Inclusive OR literal with W         1         11         1000         kkkk         kkkk         Z           MOVLW         k         Move literal to W         1         11         00xx         kkkk         kkkk         kkkk           RETFIE         -         Return from interrupt         2         00         0000         0000         1001         Return           RETURN         -         Return from Subroutine         2         00         0000         0000         1000         1000           SLEEP         -         Go into Standby mode         1         10         0000         0110         TO,PD           SUBLW         k         Subtract W from literal         1         11         110x         kkkk         kkkk         C,DC,Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ANDLW  | k    | AND literal with W          | 1       | 11    | 1001   | kkkk | kkkk   | Z        |       |
| GOTO         k         Go to address         2         10         1kkk         kkkk         kkkk         kkkk         Z           IORLW         k         Inclusive OR literal with W         1         11         1000         kkkk         kkkk         Z           MOVLW         k         Move literal to W         1         11         00xx         kkkk         kkkk         kkkk           RETFIE         -         Return from interrupt         2         00         0000         0000         1001         Return           RETURN         -         Return from Subroutine         2         00         0000         0000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000         1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | CALL   | k    | Call subroutine             | 2       | 10    | 0kkk   | kkkk | kkkk   |          |       |
| IORLW   k   Inclusive OR literal with W   1   11   1000   kkkk   kkkk   Z   MOVLW   k   Move literal to W   1   11   00xx   kkkk   kkkk   kkkk   RETFIE   - Return from interrupt   2   00   0000   0000   1001   RETLW   k   Return with literal in W   2   11   01xx   kkkk   kkkk   RETURN   - Return from Subroutine   2   00   0000   0000   1000   TO,PD   SUBLW   k   Subtract W from literal   1   110x   kkkk   kkkk   C,DC,Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | CLRWDT | -    | Clear Watchdog Timer        | 1       | 0.0   | 0000   | 0110 | 0100   | TO,PD    |       |
| IORLW   k   Inclusive OR literal with W   1   11   1000   kkkk   kkkk   Z   MOVLW   k   Move literal to W   1   11   00xx   kkkk   kkkk   kkkk   RETFIE   - Return from interrupt   2   00   0000   0000   1001   RETLW   k   Return with literal in W   2   11   01xx   kkkk   kkkk   RETURN   - Return from Subroutine   2   00   0000   0000   1000   TO,PD   SUBLW   k   Subtract W from literal   1   110x   kkkk   kkkk   C,DC,Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | GOTO   | k    | Go to address               | 2       | 10    | 1kkk   | kkkk | kkkk   |          |       |
| RETFIE         -         Return from interrupt         2         00         0000         0000         1001           RETLW         k         Return with literal in W         2         11         01xx         kkkk         kkkk           RETURN         -         Return from Subroutine         2         00         0000         0000         1000           SLEEP         -         Go into Standby mode         1         00         0000         011         TO,PD           SUBLW         k         Subtract W from literal         1         11         110x         kkkk         kkkk         C,DC,Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | IORLW  | k    | Inclusive OR literal with W |         | 11    | 1000   | kkkk | kkkk   | Z        |       |
| RETFIE         -         Return from interrupt         2         00         0000         0000         1001           RETLW         k         Return with literal in W         2         11         01xx         kkkk         kkkk           RETURN         -         Return from Subroutine         2         00         0000         0000         1000           SLEEP         -         Go into Standby mode         1         00         0000         011         TO,PD           SUBLW         k         Subtract W from literal         1         11         110x         kkkk         kkkk         C,DC,Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MOVLW  | k    | Move literal to W           | 1       | 11    | 00xx   |      | kkkk   |          |       |
| RETLW         k         Return with literal in W         2         11         01xx         kkkk         kkkk         kkkk           RETURN         -         Return from Subroutine         2         00         0000         0000         1000           SLEEP         -         Go into Standby mode         1         00         0000         0110         0011         TO,PD           SUBLW         k         Subtract W from literal         1         11         110x         kkkk         kkkk         C,DC,Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RETFIE | -    |                             |         | 00    |        |      |        |          |       |
| RETURN         -         Return from Subroutine         2         00         0000         0000         1000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RETLW  | k    | l ·                         |         | 11    | 01xx   |      | kkkk   |          |       |
| SLEEP         -         Go into Standby mode         1         00         0000         0110         0011         TO,PD           SUBLW         k         Subtract W from literal         1         11         110x         kkkk         kkkk         kkkk         C,DC,Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |        |      |                             |         |       |        |      |        |          |       |
| SUBLW k Subtract W from literal 1 11 110x kkkk kkkk C,DC,Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _      | -    |                             |         | 00    |        |      |        | TO,PD    |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        | k    | 1                           |         |       |        |      |        |          |       |
| AURLW K EXClusive OR literal with W   1   11   1010   kkkk   kkkk   Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | XORLW  | k    | Exclusive OR literal with W | 1       | 11    | 1010   | kkkk |        | Z Z      |       |

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

**Note:** Additional information on the mid-range instruction set is available in the PICmicro™ Mid-Range MCU Family Reference Manual (DS33023).

<sup>2:</sup> If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

<sup>3:</sup> If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

## 13.2 Instruction Descriptions

| ADDLW                | Add Literal and W                                                                  | ANDWF            | AND W with f                                                                                                                                         |  |  |  |
|----------------------|------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:              | [label] ADDLW k                                                                    | Syntax:          | [ <i>label</i> ] ANDWF f,d                                                                                                                           |  |  |  |
| Operands: Operation: | $0 \le k \le 255$ (W) + k \rightarrow (W)                                          | Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                   |  |  |  |
| Status Affected:     | C, DC, Z                                                                           | Operation:       | (W) .AND. (f) $\rightarrow$ (destination)                                                                                                            |  |  |  |
| Description:         | The contents of the W register                                                     | Status Affected: | Z                                                                                                                                                    |  |  |  |
| ·                    | are added to the eight-bit literal 'k' and the result is placed in the W register. | Description:     | AND the W register with register 'f'. If 'd' = '0', the result is stored in the W register. If 'd' = '1', the result is stored back in register 'f'. |  |  |  |

| ADDWF            | Add W and f                                                                                                                                                          | BCF              | Bit Clear f                          |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------|
| Syntax:          | [ label ] ADDWF f,d                                                                                                                                                  | Syntax:          | [ label ] BCF f,b                    |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                   | Operands:        | $0 \le f \le 127$<br>$0 \le b \le 7$ |
| Operation:       | (W) + (f) $\rightarrow$ (destination)                                                                                                                                | Operation:       | $0 \rightarrow (f < b >)$            |
| Status Affected: | C, DC, Z                                                                                                                                                             | Status Affected: | None                                 |
| Description:     | Add the contents of the W register with register 'f'. If 'd' = '0', the result is stored in the W register. If 'd' = '1', the result is stored back in register 'f'. | Description:     | Bit 'b' in register 'f' is cleared.  |

| ANDLW            | AND Literal with W                                                                                        | BSF              | Bit Set f                       |
|------------------|-----------------------------------------------------------------------------------------------------------|------------------|---------------------------------|
| Syntax:          | [ label ] ANDLW k                                                                                         | Syntax:          | [ label ] BSF f,b               |
| Operands:        | $0 \leq k \leq 255$                                                                                       | Operands:        | $0 \leq f \leq 127$             |
| Operation:       | (W) .AND. $(k) \rightarrow (W)$                                                                           |                  | $0 \le b \le 7$                 |
| Status Affected: | Z                                                                                                         | Operation:       | $1 \rightarrow (f < b >)$       |
| Description:     | tion: The contents of W register are AND'ed with the eight-bit literal 'k'. The result is placed in the W | Status Affected: | None                            |
|                  |                                                                                                           | Description:     | Bit 'b' in register 'f' is set. |
|                  | register.                                                                                                 |                  |                                 |

© 2002 Microchip Technology Inc. **Preliminary** DS39598C-page 105

| BTFSS            | Bit Test f, Skip if Set                                                                                                                                                       |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] BTFSS f,b                                                                                                                                                           |
| Operands:        | $0 \le f \le 127$<br>$0 \le b < 7$                                                                                                                                            |
| Operation:       | skip if (f <b>) = 1</b>                                                                                                                                                       |
| Status Affected: | None                                                                                                                                                                          |
| Description:     | If bit 'b' in register 'f' = '0', the next instruction is executed. If bit 'b' = '1', then the next instruction is discarded and a $NOP$ is executed instead, making this a 2 |

Tcy instruction.

| Clear f                                                        |
|----------------------------------------------------------------|
| [label] CLRF f                                                 |
| $0 \leq f \leq 127$                                            |
| $00h \rightarrow (f)$ $1 \rightarrow Z$                        |
| Z                                                              |
| The contents of register 'f' are cleared and the Z bit is set. |
|                                                                |

| BIFSC            | Bit lest, Skip if Clear                                                                                                                                                                                      |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] BTFSC f,b                                                                                                                                                                                          |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$                                                                                                                                          |
| Operation:       | skip if $(f < b >) = 0$                                                                                                                                                                                      |
| Status Affected: | None                                                                                                                                                                                                         |
| Description:     | If bit 'b' in register 'f' = '1', the next instruction is executed. If bit 'b', in register 'f', = '0', the next instruction is discarded, and a $NOP$ is executed instead, making this a 2 Tcy instruction. |

| CLRW             | Clear W                                     |
|------------------|---------------------------------------------|
| Syntax:          | [label] CLRW                                |
| Operands:        | None                                        |
| Operation:       | $00h \rightarrow (W)$ $1 \rightarrow Z$     |
| Status Affected: | Z                                           |
| Description:     | W register is cleared. Zero bit (Z) is set. |
|                  |                                             |

| CALL             | Call Subroutine                                                                                                                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] CALL k                                                                                                                                                                                                            |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                      |
| Operation:       | (PC) + 1 $\rightarrow$ TOS,<br>k $\rightarrow$ PC<10:0>,<br>(PCLATH<4:3>) $\rightarrow$ PC<12:11>                                                                                                                         |
| Status Affected: | None                                                                                                                                                                                                                      |
| Description:     | Call subroutine. First, return address (PC+1) is pushed onto the stack. The eleven-bit immediate address is loaded into PC bits <10:0>. The upper bits of the PC are loaded from PCLATH. CALL is a two-cycle instruction. |

| Syntax: [ label ] CLRWDT  Operands: None  Operation: $00h \rightarrow WDT$ $0 \rightarrow WDT$ prescaler, $1 \rightarrow \overline{TO}$ $1 \rightarrow \overline{PD}$ Status Affected: $\overline{TO}$ , $\overline{PD}$ | LRWDT          | Clear Watchdog Timer                                                 |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------|--|
| Operation: $00h \rightarrow WDT$ $0 \rightarrow WDT \text{ prescaler,}$ $1 \rightarrow \overline{TO}$ $1 \rightarrow \overline{PD}$                                                                                      | yntax:         | [label] CLRWDT                                                       |  |
| $0 \rightarrow \text{WDT prescaler,} \\ 1 \rightarrow \overline{\text{TO}} \\ 1 \rightarrow \overline{\text{PD}}$                                                                                                        | perands:       | None                                                                 |  |
| Status Affected: TO, PD                                                                                                                                                                                                  | peration:      | $0 \rightarrow WDT$ prescaler,<br>$1 \rightarrow \overline{TO}$      |  |
|                                                                                                                                                                                                                          | atus Affected: | TO, PD                                                               |  |
| Description:  CLRWDT instruction resets the Watchdog Timer. It also resets the prescaler of the WDT. Status bits TO and PD are set.                                                                                      | escription:    | Watchdog Timer. It also resets the prescaler of the WDT. Status bits |  |

| COMF             | Complement f                                                                                                                                     | GOTO        |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Syntax:          | [ label ] COMF f,d                                                                                                                               | Syntax:     |
| Operands:        | $0 \le f \le 127$                                                                                                                                | Operands:   |
|                  | $d \in [0,1]$                                                                                                                                    | Operation:  |
| Operation:       | $(f) \rightarrow (destination)$                                                                                                                  | •           |
| Status Affected: | Z                                                                                                                                                | Status Affe |
| Description:     | The contents of register 'f' are complemented. If 'd' = '0', the result is stored in W. If 'd' = '1', the result is stored back in register 'f'. | Description |

| GOTO             | Unconditional Branch                                                                                                                                                              |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] GOTO k                                                                                                                                                                    |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                              |
| Operation:       | $k \rightarrow PC<10:0>$<br>PCLATH<4:3> $\rightarrow$ PC<12:11>                                                                                                                   |
| Status Affected: | None                                                                                                                                                                              |
| Description:     | GOTO is an unconditional branch. The eleven bit immediate value is loaded into PC bits <10:0>. The upper bits of PC are loaded from PCLATH<4:3>. GOTO is a two-cycle instruction. |

| DECF             | Decrement f                                                                                                                            |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] DECF f,d                                                                                                                       |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                     |
| Operation:       | (f) - 1 $\rightarrow$ (destination)                                                                                                    |
| Status Affected: | Z                                                                                                                                      |
| Description:     | Decrement register 'f'. If 'd' = '0', the result is stored in the W register. If 'd' = '1', the result is stored back in register 'f'. |

| INCF             | Increment f                                                                                                                                                  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] INCF f,d                                                                                                                                             |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                           |
| Operation:       | (f) + 1 $\rightarrow$ (destination)                                                                                                                          |
| Status Affected: | Z                                                                                                                                                            |
| Description:     | The contents of register 'f' are incremented. If 'd' = '0', the result is placed in the W register. If 'd' = '1', the result is placed back in register 'f'. |

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                     |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] DECFSZ f,d                                                                                                                                                                                                                                                                                         |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                                                                                                         |
| Operation:       | (f) - 1 → (destination); skip if result = 0                                                                                                                                                                                                                                                                |
| Status Affected: | None                                                                                                                                                                                                                                                                                                       |
| Description:     | The contents of register 'f' are decremented. If 'd' = '0', the result is placed in the W register. If 'd' = '1', the result is placed back in register 'f'.  If the result is '1', the next instruction is executed. If the result is '0', then a NOP is executed instead, making it a 2 Tcy instruction. |

| INCFSZ           | Increment f, Skip if 0                                                                                                                                                                                                                                                                                |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] INCFSZ f,d                                                                                                                                                                                                                                                                                  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                                                                                                    |
| Operation:       | (f) + 1 $\rightarrow$ (destination),<br>skip if result = 0                                                                                                                                                                                                                                            |
| Status Affected: | None                                                                                                                                                                                                                                                                                                  |
| Description:     | The contents of register 'f' are incremented. If 'd' = '0', the result is placed in the W register. If 'd' = '1', the result is placed back in register 'f'.  If the result is '1', the next instruction is executed. If the result is '0', a NOP is executed instead, making it a 2 TCY instruction. |

| IORLW            | Inclusive OR Literal with W                                                                                     | MC  |
|------------------|-----------------------------------------------------------------------------------------------------------------|-----|
| Syntax:          | [label] IORLW k                                                                                                 | Syı |
| Operands:        | $0 \leq k \leq 255$                                                                                             | Ор  |
| Operation:       | (W) .OR. $k \rightarrow (W)$                                                                                    | Ор  |
| Status Affected: | Z                                                                                                               | Sta |
| Description:     | The contents of the W register are OR'd with the eight-bit literal 'k'. The result is placed in the W register. | De  |

| MOVLW            | Move Literal to W                                                                           |
|------------------|---------------------------------------------------------------------------------------------|
| Syntax:          | [label] MOVLW k                                                                             |
| Operands:        | $0 \leq k \leq 255$                                                                         |
| Operation:       | $k \rightarrow (W)$                                                                         |
| Status Affected: | None                                                                                        |
| Description:     | The eight-bit literal 'k' is loaded into W register. The don't cares will assemble as '0's. |

| IORWF            | Inclusive OR W with f                                                                                                                                         |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] IORWF f,d                                                                                                                                             |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                            |
| Operation:       | (W) .OR. (f) $\rightarrow$ (destination)                                                                                                                      |
| Status Affected: | Z                                                                                                                                                             |
| Description:     | Inclusive OR the W register with register 'f'. If 'd' = '0', the result is placed in the W register. If 'd' = '1', the result is placed back in register 'f'. |

| MOVWF            | Move W to f                                |
|------------------|--------------------------------------------|
| Syntax:          | [label] MOVWF f                            |
| Operands:        | $0 \leq f \leq 127$                        |
| Operation:       | $(W) \rightarrow (f)$                      |
| Status Affected: | None                                       |
| Description:     | Move data from W register to register 'f'. |
|                  |                                            |

| MOVF             | Move f                                                                                                                                                                                                                                                                          |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] MOVF f,d                                                                                                                                                                                                                                                              |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                                                                              |
| Operation:       | $(f) \rightarrow (destination)$                                                                                                                                                                                                                                                 |
| Status Affected: | Z                                                                                                                                                                                                                                                                               |
| Description:     | The contents of register 'f' are moved to a destination dependant upon the status of 'd'. If 'd' = '0', the destination is W register. If 'd' = '1', the destination is file register 'f' itself. 'd' = '1' is useful to test a file register, since status flag Z is affected. |

| NOP              | No Operation  |
|------------------|---------------|
| Syntax:          | [label] NOP   |
| Operands:        | None          |
| Operation:       | No operation  |
| Status Affected: | None          |
| Description:     | No operation. |
|                  |               |
|                  |               |

C -

Register f

| RETFIE               | Return from Interrupt       | RLF              | Rotate Left f through Carry                                                                                                                                                                         |  |  |
|----------------------|-----------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:              | [label] RETFIE              | Syntax:          | [label] RLF f,d                                                                                                                                                                                     |  |  |
| Operands: Operation: | None $TOS \rightarrow PC$ . | Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                  |  |  |
| - p                  | 1 → GIE                     | Operation:       | See description below                                                                                                                                                                               |  |  |
| Status Affected:     | None                        | Status Affected: | С                                                                                                                                                                                                   |  |  |
|                      |                             | Description:     | The contents of register 'f' are rotated one bit to the left through the Carry Flag. If 'd' = '0', the result is placed in the W register. If 'd' = '1', the result is stored back in register 'f'. |  |  |

| RETLW            | Return with Literal in W                                                                                                                                                | RRF              | Rotate Right f through Carry                                                                                                                                                                         |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] RETLW k                                                                                                                                                | Syntax:          | [label] RRF f,d                                                                                                                                                                                      |
| Operands:        | $0 \leq k \leq 255$                                                                                                                                                     | Operands:        | $0 \leq f \leq 127$                                                                                                                                                                                  |
| Operation:       | $k \rightarrow (W);$                                                                                                                                                    |                  | $d \in [0,1]$                                                                                                                                                                                        |
| орогошо          | TOS → PC                                                                                                                                                                | Operation:       | See description below                                                                                                                                                                                |
| Status Affected: | None                                                                                                                                                                    | Status Affected: | С                                                                                                                                                                                                    |
| Description:     | The W register is loaded with the eight-bit literal 'k'. The program counter is loaded from the top of the stack (the return address). This is a two-cycle instruction. | Description:     | The contents of register 'f' are rotated one bit to the right through the Carry Flag. If 'd' = '0', the result is placed in the W register. If 'd' = '1', the result is placed back in register 'f'. |

| RETURN           | Return from Subroutine                                             | SLEEP            |                                                                                                                                                                                                                     |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [label] RETURN                                                     | Syntax:          | [label] SLEEP                                                                                                                                                                                                       |  |  |  |  |  |  |
| Operands:        | None                                                               | Operands:        | None                                                                                                                                                                                                                |  |  |  |  |  |  |
| Operation:       | $TOS \rightarrow PC$                                               | Operation:       | $00h \to WDT,$                                                                                                                                                                                                      |  |  |  |  |  |  |
| Status Affected: | None                                                               |                  | 0 → WDT prescaler,<br>1 → TO,                                                                                                                                                                                       |  |  |  |  |  |  |
| Description:     | Return from subroutine. The stack                                  |                  | $0 \rightarrow \overline{PD}$                                                                                                                                                                                       |  |  |  |  |  |  |
|                  | is POPed and the top of the stack (TOS) is loaded into the program | Status Affected: | TO, PD                                                                                                                                                                                                              |  |  |  |  |  |  |
|                  | counter. This is a two-cycle instruction.                          | Description:     | The power-down status bit, $\overline{PD}$ is cleared. Time-out status bit, $\overline{TO}$ is set. Watchdog Timer and its prescaler are cleared. The processor is put into SLEEP mode with the oscillator stopped. |  |  |  |  |  |  |

| SUBLW            | Subtract W from Literal                                                                                                      | XORLW            | Exclusive OR Literal with W                                                                                       |
|------------------|------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SUBLW k                                                                                                              | Syntax:          | [label] XORLW k                                                                                                   |
| Operands:        | $0 \leq k \leq 255$                                                                                                          | Operands:        | $0 \le k \le 255$                                                                                                 |
| Operation:       | $k - (W) \rightarrow (W)$                                                                                                    | Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                     |
| Status Affected: | C, DC, Z                                                                                                                     | Status Affected: | Z                                                                                                                 |
| Description:     | The W register is subtracted (2's complement method) from the eight-bit literal 'k'. The result is placed in the W register. | Description:     | The contents of the W register are XOR'ed with the eight-bit literal 'k'. The result is placed in the W register. |

| SUBWF            | Subtract W from f                                                                                                                                                             | XORWF              | Exclusive OR W with f                                                                                                                                                       |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] SUBWF f,d                                                                                                                                                             | Syntax:            | [ label ] XORWF f,d                                                                                                                                                         |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                            | Operands:          | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                          |  |  |  |  |  |
| Operation:       | (f) - (W) $\rightarrow$ (destination)                                                                                                                                         | Operation:         | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                   |  |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                      | Status Affected: Z |                                                                                                                                                                             |  |  |  |  |  |
| Description:     | Subtract (2's complement method) W register from register 'f'. If 'd' = '0', the result is stored in the W register. If 'd' = '1', the result is stored back in register 'f'. | Description:       | Exclusive OR the contents of the W register with register 'f'. If 'd' = 0, the result is stored in the W register. If 'd' = '1', the result is stored back in register 'f'. |  |  |  |  |  |

| SWAPF            | Swap Nibbles in f                                                                                                                                                |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SWAPF f,d                                                                                                                                                |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                               |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$                                                                          |
| Status Affected: | None                                                                                                                                                             |
| Description:     | The upper and lower nibbles of register 'f' are exchanged. If 'd' = '0', the result is placed in W register. If 'd' = '1', the result is placed in register 'f'. |

#### 14.0 DEVELOPMENT SUPPORT

The PICmicro<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools:

- · Integrated Development Environment
  - MPLAB® IDE Software
- · Assemblers/Compilers/Linkers
  - MPASM™ Assembler
  - MPLAB C17 and MPLAB C18 C Compilers
  - MPLINK<sup>TM</sup> Object Linker/ MPLIB<sup>TM</sup> Object Librarian
- Simulators
  - MPLAB SIM Software Simulator
- Emulators
  - MPLAB ICE 2000 In-Circuit Emulator
  - ICEPIC™ In-Circuit Emulator
- · In-Circuit Debugger
  - MPLAB ICD
- · Device Programmers
  - PRO MATE® II Universal Device Programmer
  - PICSTART® Plus Entry-Level Development Programmer
- Low Cost Demonstration Boards
  - PICDEM™ 1 Demonstration Board
  - PICDEM 2 Demonstration Board
  - PICDEM 3 Demonstration Board
  - PICDEM 17 Demonstration Board
  - KEELOQ® Demonstration Board

## 14.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8-bit microcontroller market. The MPLAB IDE is a Windows®-based application that contains:

- An interface to debugging tools
  - simulator
  - programmer (sold separately)
  - emulator (sold separately)
  - in-circuit debugger (sold separately)
- · A full-featured editor
- · A project manager
- · Customizable toolbar and key mapping
- · A status bar
- · On-line help

The MPLAB IDE allows you to:

- Edit your source files (either assembly or 'C')
- One touch assemble (or compile) and download to PICmicro emulator and simulator tools (automatically updates all project information)
- · Debug using:
  - source files
  - absolute listing file
  - machine code

The ability to use MPLAB IDE with multiple debugging tools allows users to easily switch from the cost-effective simulator to a full-featured emulator with minimal retraining.

#### 14.2 MPASM Assembler

The MPASM assembler is a full-featured universal macro assembler for all PICmicro MCU's.

The MPASM assembler has a command line interface and a Windows shell. It can be used as a stand-alone application on a Windows 3.x or greater system, or it can be used through MPLAB IDE. The MPASM assembler generates relocatable object files for the MPLINK object linker, Intel® standard HEX files, MAP files to detail memory usage and symbol reference, an absolute LST file that contains source lines and generated machine code, and a COD file for debugging.

The MPASM assembler features include:

- · Integration into MPLAB IDE projects.
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process.

## 14.3 MPLAB C17 and MPLAB C18 C Compilers

The MPLAB C17 and MPLAB C18 Code Development Systems are complete ANSI 'C' compilers for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers, respectively. These compilers provide powerful integration capabilities and ease of use not found with other compilers.

For easier source level debugging, the compilers provide symbol information that is compatible with the MPLAB IDE memory display.

#### 14.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK object linker combines relocatable objects created by the MPASM assembler and the MPLAB C17 and MPLAB C18 C compilers. It can also link relocatable objects from pre-compiled libraries, using directives from a linker script.

The MPLIB object librarian is a librarian for precompiled code to be used with the MPLINK object linker. When a routine from a library is called from another source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. The MPLIB object librarian manages the creation and modification of library files.

The MPLINK object linker features include:

- Integration with MPASM assembler and MPLAB C17 and MPLAB C18 C compilers.
- Allows all memory areas to be defined as sections to provide link-time flexibility.

The MPLIB object librarian features include:

- Easier linking because single libraries can be included instead of many smaller files.
- Helps keep code maintainable by grouping related modules together.
- Allows libraries to be created and modules to be added, listed, replaced, deleted or extracted.

#### 14.5 MPLAB SIM Software Simulator

The MPLAB SIM software simulator allows code development in a PC-hosted environment by simulating the PICmicro series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user-defined key press, to any of the pins. The execution can be performed in single step, execute until break, or trace mode.

The MPLAB SIM simulator fully supports symbolic debugging using the MPLAB C17 and the MPLAB C18 C compilers and the MPASM assembler. The software simulator offers the flexibility to develop and debug code outside of the laboratory environment, making it an excellent multiproject software development tool.

## 14.6 MPLAB ICE High Performance Universal In-Circuit Emulator with MPLAB IDE

The MPLAB ICE universal in-circuit emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PICmicro microcontrollers (MCUs). Software control of the MPLAB ICE in-circuit emulator is provided by the MPLAB Integrated Development Environment (IDE), which allows editing, building, downloading and source debugging from a single environment.

The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB ICE in-circuit emulator allows expansion to support new PICmicro microcontrollers.

The MPLAB ICE in-circuit emulator system has been designed as a real-time emulation system, with advanced features that are generally found on more expensive development tools. The PC platform and Microsoft® Windows environment were chosen to best make these features available to you, the end user.

#### 14.7 ICEPIC In-Circuit Emulator

The ICEPIC low cost, in-circuit emulator is a solution for the Microchip Technology PIC16C5X, PIC16C6X, PIC16C7X and PIC16CXXX families of 8-bit One-Time-Programmable (OTP) microcontrollers. The modular system can support different subsets of PIC16C5X or PIC16CXXX products through the use of interchangeable personality modules, or daughter boards. The emulator is capable of emulating without target application circuitry being present.

#### 14.8 MPLAB ICD In-Circuit Debugger

Microchip's In-Circuit Debugger, MPLAB ICD, is a powerful, low cost, run-time development tool. This tool is based on the FLASH PICmicro MCUs and can be used to develop for this and other PICmicro microcontrollers. The MPLAB ICD utilizes the in-circuit debugging capability built into the FLASH devices. This feature, along with Microchip's In-Circuit Serial Programming™ protocol, offers cost-effective in-circuit FLASH debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by watching variables, single-stepping and setting break points. Running at full speed enables testing hardware in real-time.

#### 14.9 PRO MATE II Universal Device Programmer

The PRO MATE II universal device programmer is a full-featured programmer, capable of operating in stand-alone mode, as well as PC-hosted mode. The PRO MATE II device programmer is CE compliant.

The PRO MATE II device programmer has programmable VDD and VPP supplies, which allow it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for instructions and error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In stand-alone mode, the PRO MATE II device programmer can read, verify, or program PICmicro devices. It can also set code protection in this mode.

#### 14.10 PICSTART Plus Entry Level Development Programmer

The PICSTART Plus development programmer is an easy-to-use, low cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient.

The PICSTART Plus development programmer supports all PICmicro devices with up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus development programmer is CE compliant.

### 14.11 PICDEM 1 Low Cost PICmicro Demonstration Board

The PICDEM 1 demonstration board is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42. PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The user can program the sample microcontrollers provided with the PICDEM 1 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The user can also connect the PICDEM 1 demonstration board to the MPLAB ICE incircuit emulator and download the firmware to the emulator for testing. A prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push button switches and eight LEDs connected to PORTB.

### 14.12 PICDEM 2 Low Cost PIC16CXX Demonstration Board

The PICDEM 2 demonstration board is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 2 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 2 demonstration board to test firmware. A prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a serial EEPROM to demonstrate usage of the I<sup>2</sup>C<sup>™</sup> bus and separate headers for connection to an LCD module and a keypad.

### 14.13 PICDEM 3 Low Cost PIC16CXXX Demonstration Board

The PICDEM 3 demonstration board is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with an LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM 3 demonstration board on a PRO MATE II device programmer, or a PICSTART Plus development programmer with an adapter socket, and easily test firmware. The MPLAB ICE in-circuit emulator may also be used with the PICDEM 3 demonstration board to test firmware. A prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM 3 demonstration board is a LCD panel, with 4 commons and 12 segments, that is capable of displaying time, temperature and day of the week. The PICDEM 3 demonstration board provides an additional RS-232 interface and Windows software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals.

#### 14.14 PICDEM 17 Demonstration Board

The PICDEM 17 demonstration board is an evaluation board that demonstrates the capabilities of several Microchip microcontrollers, including PIC17C752, PIC17C756A, PIC17C762 and PIC17C766. All necessary hardware is included to run basic demo programs, which are supplied on a 3.5-inch disk. A programmed sample is included and the user may erase it and program it with the other sample programs using the PRO MATE II device programmer, or the PICSTART Plus development programmer, and easily debug and test the sample code. In addition, the PICDEM 17 demonstration board supports downloading of programs to and executing out of external FLASH memory on board. The PICDEM 17 demonstration board is also usable with the MPLAB ICE in-circuit emulator, or the PICMASTER emulator and all of the sample programs can be run and modified using either emulator. Additionally, a generous prototype area is available for user hardware.

## 14.15 KEELOQ Evaluation and Programming Tools

KEELOQ evaluation and programming tools support Microchip's HCS Secure Data Products. The HCS evaluation kit includes a LCD display to show changing codes, a decoder to decode transmissions and a programming interface to program test transmitters.

**TABLE 14-1: DEVELOPMENT TOOLS FROM MICROCHIP** 

| MCP2610  MCP2610  MCREXXX  PIC17C4X  PIC17C4X  PIC18CXXZ | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \     | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | `                     | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \   | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | `                                      | ```\                | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \             | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \       | >                                | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` |                                  |                                    | >                                   | >                      |                         | ·                         | ````                                  | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` `             | >                                                                |
|----------------------------------------------------------|-------------------------------------------|---------------------------------------|-----------------------|-----------------------------------------|---------------------------------------|----------------------------------------|---------------------|---------------------------------------------------|---------------------------------------------|----------------------------------|---------------------------------------|----------------------------------|------------------------------------|-------------------------------------|------------------------|-------------------------|---------------------------|---------------------------------------|---------------------------------------------------|------------------------------------------------------------------|
| PIC16C7X PIC16C8X/                                       | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` `     |                                       |                       | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` `   | ><br>>                                | `````````````````````````````````````` | *                   | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` `             | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \       | <b>†</b>                         | <b>†</b>                              |                                  |                                    |                                     |                        |                         |                           |                                       |                                                   |                                                                  |
| PIC16C6XX PIC16C6X                                       | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` `     |                                       |                       | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` `   | ** >                                  | >                                      | *                   | **^                                               | **                                          | >                                | +                                     |                                  |                                    |                                     |                        |                         |                           |                                       |                                                   |                                                                  |
| PIC16C5X                                                 | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` `     |                                       |                       | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` `   | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` | ```                                    |                     | ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` ` `             | ``````````````````````````````````````      | `                                |                                       |                                  | >                                  |                                     |                        |                         |                           |                                       |                                                   |                                                                  |
|                                                          | MPLAB® Integrated Development Environment | MPLAB® C17 C Compiler                 | MPLAB® C18 C Compiler | MPASM™ Assembler/ MPLINK™ Object Linker |                                       | ICEPIC™ In-Circuit Emulator            | ebugger<br>Debugger | PICSTART® Plus Entry Level Development Programmer | PRO MATE® II<br>Universal Device Programmer | PICDEM™ 1 Demonstration<br>Board | PICDEM™ 2 Demonstration<br>Board      | PICDEM™ 3 Demonstration<br>Board | PICDEM™ 14A Demonstration<br>Board | PICDEM™ 17 Demonstration<br>B Board | KEELOQ® Evaluation Kit | KEELOQ® Transponder Kit | microlD™ Programmer's Kit | d 125 kHz microID™<br>Developer's Kit | 125 kHz Anticollision microlD™<br>Developer's Kit | 13.56 MHz Anticollision<br>microlD <sup>TM</sup> Developer's Kit |

\* Contact the Microchip Technology Inc. web site at www.microchip.com for information on how to use the MPLAB® ICD In-Circuit Debugger (DV164001) with PIC16C62, 63, 64, 65, 72, 73, 74, 76, 77.
\*\* Contact Microchip Technology Inc. for availability date.

† Development tool is available on select devices.

NOTES:

#### 15.0 ELECTRICAL CHARACTERISTICS

#### **Absolute Maximum Ratings †**

| Ambient temperature under bias                               |                      |
|--------------------------------------------------------------|----------------------|
| Storage temperature                                          | 65°C to +150°C       |
| Voltage on any pin with respect to Vss (except VDD and MCLR) | 0.3V to (VDD + 0.3V) |
| Voltage on VDD with respect to Vss                           | 0.3 to +7.5V         |
| Voltage on MCLR with respect to Vss (Note 2)                 | 0.3 to +14V          |
| Total power dissipation (Note 1)                             | 1W                   |
| Maximum current out of Vss pin                               | 200 mA               |
| Maximum current into VDD pin                                 | 200 mA               |
| Input clamp current, IiK (VI < 0 or VI > VDD)                | ± 20 mA              |
| Output clamp current, IOK (VO < 0 or VO > VDD)               | ± 20 mA              |
| Maximum output current sunk by any I/O pin                   | 25 mA                |
| Maximum output current sourced by any I/O pin                | 25 mA                |
| Maximum current sunk by PORTA                                | 100 mA               |
| Maximum current sourced by PORTA                             | 100 mA               |
| Maximum current sunk by PORTB                                | 100 mA               |
| Maximum current sourced by PORTB                             | 100 mA               |

- **Note 1:** Power dissipation is calculated as follows: Pdis = VDD x {IDD  $\Sigma$  IOH} +  $\Sigma$  {(VDD VOH) x IOH} +  $\Sigma$ (VOI x IOL)
  - 2: Voltage spikes at the  $\overline{MCLR}$  pin may cause latchup. A series resistor of greater than 1 k $\Omega$  should be used to pull  $\overline{MCLR}$  to VDD, rather than tying the pin directly to VDD.

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

FIGURE 15-1: PIC16F818/819 VOLTAGE-FREQUENCY GRAPH



FIGURE 15-2: PIC16LF818/819 VOLTAGE-FREQUENCY GRAPH



#### 15.1 DC Characteristics: Supply Voltage

PIC16F818/819 (Industrial, Extended) PIC16LF818/819 (Industrial)

| PIC16LF818/819<br>(Industrial)                                   |      |                                                                  | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial |                      |      |                              |                                                                                                                                                              |  |  |  |
|------------------------------------------------------------------|------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIC16F818/819<br>(Industrial, Extended)                          |      |                                                                  |                                                                                                                                                             | ird Oper<br>ing temp |      |                              | ons (unless otherwise stated) $-40^{\circ}C \leq TA \leq +85^{\circ}C \text{ for industrial}$ $-40^{\circ}C \leq TA \leq +125^{\circ}C \text{ for extended}$ |  |  |  |
| Param No. Symbol Characteristic                                  |      |                                                                  | Min                                                                                                                                                         | Тур                  | Max  | Units                        | Conditions                                                                                                                                                   |  |  |  |
|                                                                  | VDD  | Supply Voltage                                                   |                                                                                                                                                             |                      |      |                              |                                                                                                                                                              |  |  |  |
| D001                                                             |      | PIC16LF818/819                                                   | 2.0                                                                                                                                                         | _                    | 5.5  | V                            | HS, XT, RC and LP Osc mode                                                                                                                                   |  |  |  |
| D001                                                             |      | PIC16F818/819                                                    | 4.0                                                                                                                                                         | _                    | 5.5  | V                            |                                                                                                                                                              |  |  |  |
| D002                                                             | VDR  | RAM Data Retention<br>Voltage <sup>(1)</sup>                     | 1.5                                                                                                                                                         | _                    | _    | V                            |                                                                                                                                                              |  |  |  |
| D003                                                             | VPOR | VDD Start Voltage<br>to ensure internal<br>Power-on Reset signal | _                                                                                                                                                           | _                    | 0.7  | V                            | See Section 12.4, "Power-on Reset (POR)" for details                                                                                                         |  |  |  |
| D004 SVDD VDD Rise Rate to ensure internal Power-on Reset signal |      |                                                                  | 0.05                                                                                                                                                        | _                    | _    | V/ms                         | See Section 12.4, "Power-on Reset (POR)" for details                                                                                                         |  |  |  |
|                                                                  | VBOR | Brown-out Reset Voltage                                          |                                                                                                                                                             |                      |      |                              |                                                                                                                                                              |  |  |  |
| D005                                                             |      | PIC16LF818/819                                                   | 3.65                                                                                                                                                        |                      | 4.35 | V                            |                                                                                                                                                              |  |  |  |
| D005                                                             |      | 3.65                                                             | _                                                                                                                                                           | 4.35                 | V    | FMAX = 14 MHz <sup>(2)</sup> |                                                                                                                                                              |  |  |  |

Legend: Shading of rows is to assist in readability of the table.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode, or during a device RESET, without losing RAM data.

2: When BOR is enabled, the device will operate correctly until the VBOR voltage trip point is reached.

| PIC16LF      |                             | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial |                                                                                                                                                                                                                                       |       |       |            |          |  |  |  |  |
|--------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------------|----------|--|--|--|--|
| PIC16F8      | 18/819<br>strial, Extended) |                                                                                                                                                             | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended |       |       |            |          |  |  |  |  |
| Param<br>No. | Device                      | Тур                                                                                                                                                         | Max                                                                                                                                                                                                                                   | Units |       | Coi        | nditions |  |  |  |  |
|              | Power-down Current (IPD)    | (1)                                                                                                                                                         |                                                                                                                                                                                                                                       |       |       |            |          |  |  |  |  |
|              | PIC16LF818/819              | 0.2                                                                                                                                                         | TBD                                                                                                                                                                                                                                   | μΑ    | -40°C |            |          |  |  |  |  |
|              |                             | 0.2                                                                                                                                                         | TBD                                                                                                                                                                                                                                   | μΑ    | 25°C  | VDD = 2.0V |          |  |  |  |  |
|              |                             | 0.3                                                                                                                                                         | TBD                                                                                                                                                                                                                                   | μΑ    | 85°C  |            |          |  |  |  |  |
|              | PIC16LF818/819              | 0.3                                                                                                                                                         | TBD                                                                                                                                                                                                                                   | μΑ    | -40°C |            |          |  |  |  |  |
|              |                             | 0.3                                                                                                                                                         | TBD                                                                                                                                                                                                                                   | μΑ    | 25°C  | VDD = 3.0V |          |  |  |  |  |
|              |                             | 0.4                                                                                                                                                         | TBD                                                                                                                                                                                                                                   | μΑ    | 85°C  |            |          |  |  |  |  |
|              | All devices                 |                                                                                                                                                             | TBD                                                                                                                                                                                                                                   | μΑ    | -40°C |            |          |  |  |  |  |
|              |                             | 0.5                                                                                                                                                         | TBD                                                                                                                                                                                                                                   | μΑ    | 25°C  | VDD = 5.0V |          |  |  |  |  |
|              |                             | 0.6                                                                                                                                                         | TBD                                                                                                                                                                                                                                   | μΑ    | 85°C  |            |          |  |  |  |  |

Legend: Shading of rows is to assist in readability of the table.

- Note 1: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.).
  - 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active Operation mode are:

 $\underline{\mathsf{OSC1}}$  = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD;

MCLR = VDD; WDT enabled/disabled as specified.

| PIC16LF818/819<br>(Industrial) |                                       | Standard Operating Conditions (unless otherwise stated)  Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial                                                                           |     |    |       |                        |                                         |  |  |  |  |  |
|--------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|-------|------------------------|-----------------------------------------|--|--|--|--|--|
| PIC16F8<br>(Indu               | <b>18/819</b><br>strial, Extended)    | Standard Operating Conditions (unless otherwise stated)  Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for extended |     |    |       |                        |                                         |  |  |  |  |  |
| Param<br>No.                   | Device                                | Typ Max Units Conditions                                                                                                                                                                                                            |     |    |       |                        |                                         |  |  |  |  |  |
|                                | Supply Current (IDD) <sup>(2,3)</sup> |                                                                                                                                                                                                                                     |     |    |       |                        |                                         |  |  |  |  |  |
|                                | PIC16LF818/819                        | 8                                                                                                                                                                                                                                   | TBD | μА | -40°C |                        |                                         |  |  |  |  |  |
|                                |                                       | 10                                                                                                                                                                                                                                  | TBD | μА | 25°C  | V <sub>DD</sub> = 2.0V |                                         |  |  |  |  |  |
|                                |                                       | 14                                                                                                                                                                                                                                  | TBD | μА | 85°C  |                        |                                         |  |  |  |  |  |
|                                | PIC16LF818/819                        | 17                                                                                                                                                                                                                                  | TBD | μА | -40°C |                        |                                         |  |  |  |  |  |
|                                |                                       | 16                                                                                                                                                                                                                                  | TBD | μА | 25°C  | V <sub>DD</sub> = 3.0V | Fosc = 32 kHz<br>(LP Oscillator)        |  |  |  |  |  |
|                                |                                       | 15                                                                                                                                                                                                                                  | TBD | μА | 85°C  |                        | (Li Oscillator)                         |  |  |  |  |  |
|                                | All devices                           | 34                                                                                                                                                                                                                                  | TBD | μА | -40°C |                        |                                         |  |  |  |  |  |
|                                |                                       | 28                                                                                                                                                                                                                                  | TBD | μА | 25°C  | V <sub>DD</sub> = 5.0V |                                         |  |  |  |  |  |
|                                |                                       | 25                                                                                                                                                                                                                                  | TBD | μΑ | 85°C  |                        |                                         |  |  |  |  |  |
|                                | PIC16LF818/819                        | 85                                                                                                                                                                                                                                  | TBD | μΑ | -40°C |                        |                                         |  |  |  |  |  |
|                                |                                       | 87                                                                                                                                                                                                                                  | TBD | μΑ | 25°C  | VDD = 2.0V             |                                         |  |  |  |  |  |
|                                |                                       | 83                                                                                                                                                                                                                                  | TBD | μΑ | 85°C  |                        |                                         |  |  |  |  |  |
|                                | PIC16LF818/819                        | 200                                                                                                                                                                                                                                 | TBD | μΑ | -40°C |                        | Fosc = 1 MHz<br>(RC Oscillator)         |  |  |  |  |  |
|                                |                                       | 165                                                                                                                                                                                                                                 | TBD | μΑ | 25°C  | V <sub>DD</sub> = 3.0V |                                         |  |  |  |  |  |
|                                |                                       | 150                                                                                                                                                                                                                                 | TBD | μΑ | 85°C  |                        | (*** ********************************** |  |  |  |  |  |
|                                | All devices                           | 408                                                                                                                                                                                                                                 | TBD | μΑ | -40°C |                        |                                         |  |  |  |  |  |
|                                |                                       | 338                                                                                                                                                                                                                                 | TBD | μА | 25°C  | V <sub>DD</sub> = 5.0V |                                         |  |  |  |  |  |
|                                |                                       | 300                                                                                                                                                                                                                                 | TBD | μА | 85°C  |                        |                                         |  |  |  |  |  |
|                                | PIC16LF818/819                        | 233                                                                                                                                                                                                                                 | TBD | μА | -40°C |                        |                                         |  |  |  |  |  |
|                                |                                       | 240                                                                                                                                                                                                                                 | TBD | μΑ | 25°C  | VDD = 2.0V             |                                         |  |  |  |  |  |
|                                |                                       | 243                                                                                                                                                                                                                                 | TBD | μА | 85°C  |                        |                                         |  |  |  |  |  |
|                                | PIC16LF818/819                        | 466                                                                                                                                                                                                                                 | TBD | μА | -40°C | 1                      | Fosc = 4 MHz                            |  |  |  |  |  |
|                                |                                       | 429                                                                                                                                                                                                                                 | TBD | μΑ | 25°C  | VDD = 3.0V             | (RC Oscillator)                         |  |  |  |  |  |
|                                |                                       | 416                                                                                                                                                                                                                                 | TBD | μА | 85°C  |                        | ,                                       |  |  |  |  |  |
|                                | All devices                           | 972                                                                                                                                                                                                                                 | TBD | μА | -40°C | 1                      |                                         |  |  |  |  |  |
|                                |                                       | 874                                                                                                                                                                                                                                 | TBD | μА | 25°C  | VDD = 5.0V             |                                         |  |  |  |  |  |
|                                |                                       | 835                                                                                                                                                                                                                                 | TBD | μΑ | 85°C  |                        |                                         |  |  |  |  |  |

Legend: Shading of rows is to assist in readability of the table.

Note 1: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.).

The test conditions for all IDD measurements in active Operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD;

MCLR = VDD; WDT enabled/disabled as specified.

<sup>2:</sup> The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

| PIC16LF                        |                           |     | •                                                                                                                                                                                                                                       | _     | •     | less otherwise sta<br>≤ TA ≤ +85°C for inc | •               |  |  |  |  |  |
|--------------------------------|---------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------------------------------------------|-----------------|--|--|--|--|--|
| PIC16F8 <sup>4</sup><br>(Indus | 18/819                    |     | Standard Operating Conditions (unless otherwise stated)  Operating temperature $-40^{\circ}\text{C} \leq \text{Ta} \leq +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \leq \text{Ta} \leq +125^{\circ}\text{C}$ for extended |       |       |                                            |                 |  |  |  |  |  |
| Param<br>No.                   | Device                    | Тур | Max                                                                                                                                                                                                                                     | Units |       | Cor                                        | nditions        |  |  |  |  |  |
|                                | Supply Current (IDD)(2,3) |     |                                                                                                                                                                                                                                         |       |       |                                            |                 |  |  |  |  |  |
|                                | All devices               | 1.4 | TBD                                                                                                                                                                                                                                     | mA    | -40°C |                                            |                 |  |  |  |  |  |
|                                |                           | 1.3 | TBD                                                                                                                                                                                                                                     | mA    | 25°C  | VDD = 4.0V                                 |                 |  |  |  |  |  |
|                                |                           | 1.0 | TBD                                                                                                                                                                                                                                     | mA    | 85°C  |                                            | Fosc = 20 MHz   |  |  |  |  |  |
|                                | All devices               | 2.4 | TBD                                                                                                                                                                                                                                     | mA    | -40°C |                                            | (HS Oscillator) |  |  |  |  |  |
|                                |                           | 1.8 | TBD                                                                                                                                                                                                                                     | mA    | 25°C  | VDD = 5.0V                                 |                 |  |  |  |  |  |
|                                |                           | 1.6 | TBD                                                                                                                                                                                                                                     | mA    | 85°C  |                                            |                 |  |  |  |  |  |

Legend: Shading of rows is to assist in readability of the table.

- Note 1: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.).
  - 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active Operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD;

MCLR = VDD; WDT enabled/disabled as specified.

| PIC16LF<br>(Indu | <b>818/819</b><br>strial)             | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial                                                                         |     |       |            |                        |                                              |  |  |  |  |
|------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------|------------------------|----------------------------------------------|--|--|--|--|
| PIC16F8<br>(Indu | <b>18/819</b><br>strial, Extended)    | Standard Operating Conditions (unless otherwise stated)  Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended |     |       |            |                        |                                              |  |  |  |  |
| Param<br>No.     | Device                                | Тур                                                                                                                                                                                                                                 | Max | Units | Conditions |                        |                                              |  |  |  |  |
|                  | Supply Current (IDD) <sup>(2,3)</sup> |                                                                                                                                                                                                                                     |     |       |            |                        |                                              |  |  |  |  |
|                  | PIC16LF818/819                        | 7                                                                                                                                                                                                                                   | TBD | μА    | -40°C      |                        |                                              |  |  |  |  |
|                  |                                       | 7                                                                                                                                                                                                                                   | TBD | μА    | 25°C       | V <sub>DD</sub> = 2.0V |                                              |  |  |  |  |
|                  |                                       | 8                                                                                                                                                                                                                                   | TBD | μА    | 85°C       |                        |                                              |  |  |  |  |
|                  | PIC16LF818/819                        | 16                                                                                                                                                                                                                                  | TBD | μА    | -40°C      |                        |                                              |  |  |  |  |
|                  |                                       | 14                                                                                                                                                                                                                                  | TBD | μА    | 25°C       | VDD = 3.0V             | Fosc = 31.25 kHz<br>(Internal RC Oscillator) |  |  |  |  |
|                  |                                       | 13                                                                                                                                                                                                                                  | TBD | μΑ    | 85°C       |                        | (memarito oscillator)                        |  |  |  |  |
|                  | All devices                           | 35                                                                                                                                                                                                                                  | TBD | μΑ    | -40°C      |                        |                                              |  |  |  |  |
|                  |                                       | 28                                                                                                                                                                                                                                  | TBD | μΑ    | 25°C       | VDD = 5.0V             |                                              |  |  |  |  |
|                  |                                       | 25                                                                                                                                                                                                                                  | TBD | μА    | 85°C       |                        |                                              |  |  |  |  |
|                  | PIC16LF818/819                        | 111                                                                                                                                                                                                                                 | TBD | μΑ    | -40°C      |                        |                                              |  |  |  |  |
|                  |                                       | 116                                                                                                                                                                                                                                 | TBD | μΑ    | 25°C       | VDD = 2.0V             |                                              |  |  |  |  |
|                  |                                       | 122                                                                                                                                                                                                                                 | TBD | μА    | 85°C       |                        |                                              |  |  |  |  |
|                  | PIC16LF818/819                        | 164                                                                                                                                                                                                                                 | TBD | μΑ    | -40°C      |                        |                                              |  |  |  |  |
|                  |                                       | 162                                                                                                                                                                                                                                 | TBD | μΑ    | 25°C       | VDD = 3.0V             | Fosc = 1 MHz<br>(Internal RC Oscillator)     |  |  |  |  |
|                  |                                       | 165                                                                                                                                                                                                                                 | TBD | μΑ    | 85°C       |                        | ()                                           |  |  |  |  |
|                  | All devices                           | 278                                                                                                                                                                                                                                 | TBD | μΑ    | -40°C      |                        |                                              |  |  |  |  |
|                  |                                       | 266                                                                                                                                                                                                                                 | TBD | μΑ    | 25°C       | V <sub>DD</sub> = 5.0V |                                              |  |  |  |  |
|                  |                                       | 266                                                                                                                                                                                                                                 | TBD | μΑ    | 85°C       |                        |                                              |  |  |  |  |
|                  | PIC16LF818/819                        | 288                                                                                                                                                                                                                                 | TBD | μΑ    | -40°C      |                        |                                              |  |  |  |  |
|                  |                                       | 294                                                                                                                                                                                                                                 | TBD | μА    | 25°C       | V <sub>DD</sub> = 2.0V |                                              |  |  |  |  |
|                  |                                       | 299                                                                                                                                                                                                                                 | TBD | μА    | 85°C       |                        |                                              |  |  |  |  |
|                  | PIC16LF818/819                        | 441                                                                                                                                                                                                                                 | TBD | μА    | -40°C      | _                      | F000 = 4 MH=                                 |  |  |  |  |
|                  |                                       | 428                                                                                                                                                                                                                                 | TBD | μΑ    | 25°C       | VDD = 3.0V             | Fosc = 4 MHz<br>(Internal RC Oscillator)     |  |  |  |  |
|                  |                                       | 428                                                                                                                                                                                                                                 | TBD | μА    | 85°C       |                        | ,                                            |  |  |  |  |
|                  | All devices                           | 791                                                                                                                                                                                                                                 | TBD | μА    | -40°C      |                        |                                              |  |  |  |  |
|                  |                                       | 752                                                                                                                                                                                                                                 | TBD | μА    | 25°C       | V <sub>DD</sub> = 5.0V |                                              |  |  |  |  |
|                  |                                       | 747                                                                                                                                                                                                                                 | TBD | μΑ    | 85°C       |                        |                                              |  |  |  |  |

Legend: Shading of rows is to assist in readability of the table.

Note 1: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.).

2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active Operation mode are:

 $\frac{\text{OSC1}}{\text{MCLR}}$  = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD;  $\frac{\text{MCLR}}{\text{MCLR}}$  = VDD; WDT enabled/disabled as specified.

## 15.2 DC Characteristics: Power-down and Supply Current PIC16F818/819 (Industrial, Extended)

PIC16LF818/819 (Industrial) (Continued)

| PIC16LF8                       |                                       | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial                                                                                                |     |       |       |            |                          |  |  |  |
|--------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-------|------------|--------------------------|--|--|--|
| PIC16F8 <sup>2</sup><br>(Indus | 18/819                                | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended |     |       |       |            |                          |  |  |  |
| Param<br>No.                   | Device                                | Тур                                                                                                                                                                                                                                   | Max | Units |       | Conditions |                          |  |  |  |
|                                | Supply Current (IDD) <sup>(2,3)</sup> |                                                                                                                                                                                                                                       |     |       |       |            |                          |  |  |  |
|                                | PIC16LF818/819                        | 847                                                                                                                                                                                                                                   | TBD | μΑ    | -40°C |            |                          |  |  |  |
|                                |                                       | 796                                                                                                                                                                                                                                   | TBD | μΑ    | 25°C  | VDD = 3.0V |                          |  |  |  |
|                                |                                       | 784                                                                                                                                                                                                                                   | TBD | μΑ    | 85°C  |            | Fosc = 8 MHz             |  |  |  |
|                                | All devices                           | 1.6                                                                                                                                                                                                                                   | TBD | mA    | -40°C |            | (Internal RC Oscillator) |  |  |  |
|                                |                                       | 1.5                                                                                                                                                                                                                                   | TBD | mA    | 25°C  | VDD = 5.0V |                          |  |  |  |
|                                |                                       | 1.4                                                                                                                                                                                                                                   | TBD | mA    | 85°C  |            |                          |  |  |  |

Legend: Shading of rows is to assist in readability of the table.

- Note 1: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.).
  - 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active Operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD;

MCLR = VDD; WDT enabled/disabled as specified.

| PIC16LF<br>(Indu |                                    | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial                                                                               |          |          |                   |                        |                        |  |  |  |  |
|------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-------------------|------------------------|------------------------|--|--|--|--|
| PIC16F8<br>(Indu | <b>18/819</b><br>strial, Extended) | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \leq \text{TA} \leq +125^{\circ}\text{C}$ for extended |          |          |                   |                        |                        |  |  |  |  |
| Param<br>No.     | Device                             | Тур                                                                                                                                                                                                                                       | Max      | Units    |                   | Conditions             |                        |  |  |  |  |
|                  | Module Differential Curren         | nts (∆lw                                                                                                                                                                                                                                  | DT, ∆lBC | R, ∆ILVD | , ΔIOSCB, ΔIA     | D)                     |                        |  |  |  |  |
| D022             | Watchdog Timer                     | 1.3                                                                                                                                                                                                                                       | TBD      | μА       | -40°C             |                        |                        |  |  |  |  |
| (∆lwdt)          |                                    | 0.7                                                                                                                                                                                                                                       | TBD      | μА       | 25°C              | VDD = 2.0V             |                        |  |  |  |  |
|                  |                                    | 0.2                                                                                                                                                                                                                                       | TBD      | μА       | 85°C              |                        |                        |  |  |  |  |
|                  |                                    | 1.0                                                                                                                                                                                                                                       | TBD      | μΑ       | -40°C             |                        |                        |  |  |  |  |
|                  |                                    | 1.4                                                                                                                                                                                                                                       | TBD      | μΑ       | 25°C              | V <sub>DD</sub> = 3.0V |                        |  |  |  |  |
|                  |                                    | 2.4                                                                                                                                                                                                                                       | TBD      | μΑ       | 85°C              |                        |                        |  |  |  |  |
|                  |                                    | 1.9                                                                                                                                                                                                                                       | TBD      | μΑ       | -40°C             | _                      |                        |  |  |  |  |
|                  |                                    | 2.0                                                                                                                                                                                                                                       | TBD      | μΑ       | 25°C              | VDD = 5.0V             |                        |  |  |  |  |
|                  |                                    | 3.0                                                                                                                                                                                                                                       | TBD      | μΑ       | 85°C              |                        |                        |  |  |  |  |
| D022A<br>(∆lbor) | Brown-out Reset                    | 85                                                                                                                                                                                                                                        | TBD      | μА       | -40°C to<br>+85°C | VDD = 5.0V             |                        |  |  |  |  |
| D025             | Timer1 Oscillator                  | 2.2                                                                                                                                                                                                                                       | TBD      | μΑ       | -10°C             | _                      |                        |  |  |  |  |
| (∆loscb)         |                                    | 2.6                                                                                                                                                                                                                                       | TBD      | μΑ       | 25°C              | VDD = 2.0V             |                        |  |  |  |  |
|                  |                                    | 3.6                                                                                                                                                                                                                                       | TBD      | μА       | 70°C              |                        |                        |  |  |  |  |
|                  |                                    | 3.0                                                                                                                                                                                                                                       | TBD      | μΑ       | -10°C             |                        |                        |  |  |  |  |
|                  |                                    | 3.5                                                                                                                                                                                                                                       | TBD      | μА       | 25°C              | VDD = 3.0V             | 32 kHz on Timer1       |  |  |  |  |
|                  |                                    | 4.7                                                                                                                                                                                                                                       | TBD      | μА       | 70°C              |                        |                        |  |  |  |  |
|                  |                                    | 3.9                                                                                                                                                                                                                                       | TBD      | μА       | -10°C             | ]                      |                        |  |  |  |  |
|                  |                                    | 4.3                                                                                                                                                                                                                                       | TBD      | μΑ       | 25°C              | VDD = 5.0V             |                        |  |  |  |  |
|                  |                                    | 6.6                                                                                                                                                                                                                                       | TBD      | μΑ       | 70°C              |                        |                        |  |  |  |  |
| D026             | A/D Converter                      | 44                                                                                                                                                                                                                                        | TBD      | μΑ       |                   | VDD = 2.0V             |                        |  |  |  |  |
| (∆lad)           |                                    | 53                                                                                                                                                                                                                                        | TBD      | μΑ       |                   | VDD = 3.0V             | A/D on, not converting |  |  |  |  |
|                  |                                    | 61                                                                                                                                                                                                                                        | TBD      | μА       |                   | VDD = 5.0V             |                        |  |  |  |  |

Legend: Shading of rows is to assist in readability of the table.

- Note 1: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in high-impedance state and tied to VDD or Vss, and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.).
  - 2: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active Operation mode are:

 $\underline{\mathsf{OSC1}}$  = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD;

MCLR = VDD; WDT enabled/disabled as specified.

3: For RC oscillator configurations, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/2REXT (mA) with REXT in  $k\Omega$ .

#### 15.3 DC Characteristics: Internal RC Accuracy

PIC16F818/819 (Industrial, Extended) PIC16LF818/819 (Industrial)

| PIC16F8<br>(Indu | 118<br>strial)                                                                                | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industry |                                                                                                                                                                                                                                     |        |       |            | •          |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------------|------------|--|--|--|
| PIC16F8<br>(Indu | n18/819<br>estrial, Extended)                                                                 |                                                                                                                                                        | Standard Operating Conditions (unless otherwise stated)  Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended |        |       |            |            |  |  |  |
| Param<br>No.     | Device                                                                                        | Min                                                                                                                                                    | Тур                                                                                                                                                                                                                                 | Max    | Units | Conditions |            |  |  |  |
|                  | INTOSC Accuracy @ Freq = 8 MHz, 4 MHz, 2 MHz, 1 MHz, 500 kHz, 250 kHz, 125 kHz <sup>(1)</sup> |                                                                                                                                                        |                                                                                                                                                                                                                                     |        |       |            |            |  |  |  |
| F1               | PIC16LF818/819                                                                                | TBD                                                                                                                                                    | +/-1                                                                                                                                                                                                                                | TBD    | %     | 25°C       | VDD = 2.0V |  |  |  |
| F2               |                                                                                               | TBD                                                                                                                                                    | +/-1                                                                                                                                                                                                                                | TBD    | %     | 25°C       | VDD = 3.0V |  |  |  |
| F3               | All devices                                                                                   | TBD                                                                                                                                                    | +/-1                                                                                                                                                                                                                                | TBD    | %     | 25°C       | VDD = 5.0V |  |  |  |
|                  | INTRC Accuracy @ Freq =                                                                       | = 31.25 k                                                                                                                                              | (Hz <sup>(2)</sup>                                                                                                                                                                                                                  |        |       |            |            |  |  |  |
| F4               | PIC16LF818/819                                                                                | 28.125                                                                                                                                                 | 31.25                                                                                                                                                                                                                               | 34.375 | kHz   | 25°C       | VDD = 2.0V |  |  |  |
| F5               |                                                                                               | 28.125                                                                                                                                                 | 31.25                                                                                                                                                                                                                               | 34.375 | kHz   | 25°C       | VDD = 3.0V |  |  |  |
| F6               | All devices                                                                                   | 28.125                                                                                                                                                 | 31.25                                                                                                                                                                                                                               | 34.375 | kHz   | 25°C       | VDD = 5.0V |  |  |  |
|                  | INTRC Stability <sup>(3)</sup>                                                                |                                                                                                                                                        |                                                                                                                                                                                                                                     |        |       |            |            |  |  |  |
| F7               | PIC16LF818/819                                                                                | TBD                                                                                                                                                    | 1                                                                                                                                                                                                                                   | TBD    | %     | 25°C       | VDD = 2.0V |  |  |  |
| F8               |                                                                                               | TBD                                                                                                                                                    | 1                                                                                                                                                                                                                                   | TBD    | %     | 25°C       | VDD = 3.0V |  |  |  |
| F9               | All devices                                                                                   | TBD                                                                                                                                                    | 1                                                                                                                                                                                                                                   | TBD    | %     | 25°C       | Vpp = 5.0V |  |  |  |

Legend: Shading of rows is to assist in readability of the table.

Note 1: Frequency calibrated at 25°C. OSCTUNE register can be used to compensate for temperature drift.

2: INTRC is used to calibrate INTOSC.

**3:** Change of INTRC frequency as VDD changes.

## 15.4 DC Characteristics: PIC16F818/819 (Industrial, Extended) PIC16LF818/819 (Industrial)

| DC CHA       | DC CHARACTERISTICS |                              |                    | tempe | erature  | ditions (unless otherwise stated) $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for extended ge as described in DC Specification, |                                                                                                |  |
|--------------|--------------------|------------------------------|--------------------|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|
| Param<br>No. | Sym                | Characteristic               | Min                | Typ†  | Max      | Units                                                                                                                                                                                                                       | Conditions                                                                                     |  |
|              | VIL                | Input Low Voltage            |                    |       |          |                                                                                                                                                                                                                             |                                                                                                |  |
|              |                    | I/O ports:                   |                    |       |          |                                                                                                                                                                                                                             |                                                                                                |  |
| D030         |                    | with TTL buffer              | Vss                | _     | 0.15 VDD | V                                                                                                                                                                                                                           | For entire VDD range                                                                           |  |
| D030A        |                    |                              | Vss                | _     | 0.8V     | V                                                                                                                                                                                                                           | $4.5V \le VDD \le 5.5V$                                                                        |  |
| D031         |                    | with Schmitt Trigger buffer  | Vss                | _     | 0.2 VDD  | V                                                                                                                                                                                                                           |                                                                                                |  |
| D032         |                    | MCLR, OSC1 (in RC mode)      | Vss                |       | 0.2 VDD  | V                                                                                                                                                                                                                           | (Note 1)                                                                                       |  |
| D033         |                    | OSC1 (in XT and LP mode)     | Vss                | _     | 0.3V     | V                                                                                                                                                                                                                           |                                                                                                |  |
|              |                    | OSC1 (in HS mode)            | Vss                | _     | 0.3 VDD  | V                                                                                                                                                                                                                           |                                                                                                |  |
|              |                    | Ports RB1 and RB4:           |                    |       |          |                                                                                                                                                                                                                             |                                                                                                |  |
| D034         |                    | with Schmitt Trigger buffer  | Vss                |       | 0.3 VDD  | V                                                                                                                                                                                                                           | For entire VDD range                                                                           |  |
|              | VIH                | Input High Voltage           |                    |       |          |                                                                                                                                                                                                                             |                                                                                                |  |
|              |                    | I/O ports:                   |                    |       |          |                                                                                                                                                                                                                             |                                                                                                |  |
| D040         |                    | with TTL buffer              | 2.0                | _     | VDD      | V                                                                                                                                                                                                                           | $4.5V \le VDD \le 5.5V$                                                                        |  |
| D040A        |                    |                              | 0.25 VDD<br>+ 0.8V | _     | VDD      | V                                                                                                                                                                                                                           | For entire VDD range                                                                           |  |
| D041         |                    | with Schmitt Trigger buffer  | 0.8 VDD            |       | VDD      | V                                                                                                                                                                                                                           | For entire VDD range                                                                           |  |
| D042         |                    | MCLR                         | 0.8 VDD            | _     | VDD      | V                                                                                                                                                                                                                           |                                                                                                |  |
| D042A        |                    | OSC1 (in XT and LP mode)     | 1.6V               |       | VDD      | V                                                                                                                                                                                                                           |                                                                                                |  |
|              |                    | OSC1 (in HS mode)            | 0.7 VDD            |       | VDD      | V                                                                                                                                                                                                                           |                                                                                                |  |
| D043         |                    | OSC1 (in RC mode)            | 0.9 VDD            | _     | VDD      | V                                                                                                                                                                                                                           | (Note 1)                                                                                       |  |
|              |                    | Ports RB1 and RB4:           |                    |       |          |                                                                                                                                                                                                                             |                                                                                                |  |
| D044         |                    | with Schmitt Trigger buffer  | 0.7 VDD            |       | VDD      | ٧                                                                                                                                                                                                                           | For entire VDD range                                                                           |  |
| D070         | IPURB              | PORTB Weak Pull-up Current   | 50                 | 250   | 400      | μΑ                                                                                                                                                                                                                          | VDD = 5V, VPIN = VSS                                                                           |  |
|              | lı∟                | Input Leakage Current (Notes | 2, 3)              |       |          |                                                                                                                                                                                                                             |                                                                                                |  |
| D060         |                    | I/O ports                    | _                  | _     | ±1       | μΑ                                                                                                                                                                                                                          | Vss ≤ VPIN ≤ VDD, pin at hi-impedance                                                          |  |
| D061         |                    | MCLR                         | _                  | _     | ±5       | μΑ                                                                                                                                                                                                                          | $Vss \le VPIN \le VDD$                                                                         |  |
| D063         |                    | OSC1                         | _                  | _     | ±5       | μΑ                                                                                                                                                                                                                          | $\label{eq:VSS}  \mbox{$\vee$ VPIN $\le $VDD, $XT, $HS$ and $LP$} \\ \mbox{osc configuration}$ |  |

- \* These parameters are characterized but not tested.
- † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
- **Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PIC16F818/819 be driven with external clock in RC mode.
  - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
  - 3: Negative current is defined as current sourced by the pin.

## 15.4 DC Characteristics: PIC16F818/819 (Industrial, Extended) PIC16LF818/819 (Industrial) (Continued)

| DC CH        | DC CHARACTERISTICS |                                       |             | tempe       | rature | -40°C<br>-40°C | (unless otherwise stated)  ≤ TA ≤ +85°C for industrial  ≤ TA ≤ +125°C for extended described in DC Specification, |
|--------------|--------------------|---------------------------------------|-------------|-------------|--------|----------------|-------------------------------------------------------------------------------------------------------------------|
| Param<br>No. | Sym                | Characteristic                        | Min         | Typ†        | Max    | Units          | Conditions                                                                                                        |
|              | Vol                | Output Low Voltage                    | _           |             |        |                |                                                                                                                   |
| D080         |                    | I/O ports                             | _           | _           | 0.6    | V              | IOL = 8.5 mA, VDD = 4.5V,<br>-40°C to +125°C                                                                      |
| D083         |                    | OSC2/CLKO (RC osc config)             | _           | _           | 0.6    | V              | IOL = 1.6 mA, VDD = 4.5V,<br>-40°C to +125°C                                                                      |
|              | Vон                | Output High Voltage                   |             |             |        |                |                                                                                                                   |
| D090         |                    | I/O ports (Note 3)                    | VDD - 0.7   | _           | _      | ٧              | IOH = -3.0 mA, VDD = 4.5V,<br>-40°C to +125°C                                                                     |
| D092         |                    | OSC2/CLKO (RC osc config)             | VDD - 0.7   | _           | _      | V              | IOH = -1.3 mA, VDD = 4.5V,<br>-40°C to +125°C                                                                     |
|              |                    | Capacitive Loading Specs on           | Output Pin  | s           |        | •              |                                                                                                                   |
| D100         | Cosc2              | OSC2 pin                              | _           | _           | 15     | pF             | In XT, HS and LP modes when external clock is used to drive OSC1                                                  |
| D101         | Cio                | All I/O pins and OSC2<br>(in RC mode) | _           | _           | 50     | pF             |                                                                                                                   |
| D102         | Св                 | SCL, SDA in I <sup>2</sup> C mode     | _           | _           | 400    | pF             |                                                                                                                   |
|              |                    | Data EEPROM Memory                    | J.          | 1           |        |                |                                                                                                                   |
| D120         | ED                 | Endurance                             | 100K<br>10K | 1M<br>100K  | _      | E/W<br>E/W     | -40°C to 85°C<br>+85°C to +125°C                                                                                  |
| D121         | VDRW               | VDD for read/write                    | VMIN        | _           | 5.5    | V              | Using EECON to read/write,<br>VMIN = min. operating voltage                                                       |
| D122         | TDEW               | Erase/write cycle time                | _           | 4           | 8      | ms             |                                                                                                                   |
|              |                    | Program FLASH Memory                  |             |             |        |                |                                                                                                                   |
| D130         | EP                 | Endurance                             | 10K<br>1K   | 100K<br>10K |        | E/W<br>E/W     | -40°C to 85°C<br>+85°C to +125°C                                                                                  |
| D131         | VPR                | VDD for read                          | VMIN        | _           | 5.5    | V              |                                                                                                                   |
| D132A        |                    | VDD for erase/write                   | VMIN        | _           | 5.5    | V              | Using EECON to read/write,<br>Vмін = min. operating voltage                                                       |
| D133         | TPE                | Erase cycle time                      | -           | 2           | 4      | ms             |                                                                                                                   |
| D134         | TPW                | Write cycle time                      |             | 2           | 4      | ms             |                                                                                                                   |

- \* These parameters are characterized but not tested.
- † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
- **Note 1:** In RC oscillator configuration, the OSC1/CLKI pin is a Schmitt Trigger input. It is not recommended that the PIC16F818/819 be driven with external clock in RC mode.
  - 2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.
  - 3: Negative current is defined as current sourced by the pin.

(I<sup>2</sup>C specifications only)

#### 15.5 Timing Parameter Symbology

1. TppS2ppS

The timing parameter symbols have been created using one of the following formats:

| 2. TppS                                    | 4. Ts | (I <sup>2</sup> C specifications only) |
|--------------------------------------------|-------|----------------------------------------|
| Т                                          |       |                                        |
| F Frequency                                | Т     | Time                                   |
| Lowercase letters (pp) and their meanings: |       |                                        |
| рр                                         |       |                                        |
|                                            | 1     |                                        |

3. Tcc:st

| рр |          |     |          |
|----|----------|-----|----------|
| СС | CCP1     | osc | OSC1     |
| ck | CLKO     | rd  | RD       |
| cs | CS       | rw  | RD or WR |
| di | SDI      | sc  | SCK      |
| do | SDO      | SS  | SS       |
| dt | Data in  | t0  | TOCKI    |
| io | I/O port | t1  | T1CKI    |
| mc | MCLR     | wr  | WR       |

Uppercase letters and their meanings:

| S                     |                        |      |              |
|-----------------------|------------------------|------|--------------|
| F                     | Fall                   | Р    | Period       |
| Н                     | High                   | R    | Rise         |
| I                     | Invalid (Hi-impedance) | V    | Valid        |
| L                     | Low                    | Z    | Hi-impedance |
| I <sup>2</sup> C only |                        |      |              |
| AA                    | output access          | High | High         |
| BUF                   | Bus free               | Low  | Low          |

Tcc:st (I<sup>2</sup>C specifications only)

| CC  |                 |     |                |
|-----|-----------------|-----|----------------|
| HD  | Hold            | SU  | Setup          |
| ST  |                 |     |                |
| DAT | DATA input hold | STO | STOP condition |
| STA | START condition |     |                |

#### FIGURE 15-3: LOAD CONDITIONS



FIGURE 15-4: EXTERNAL CLOCK TIMING



TABLE 15-1: EXTERNAL CLOCK TIMING REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                   | Min    | Typ† | Max       | Units      | Conditions                 |
|------------------|-------|----------------------------------|--------|------|-----------|------------|----------------------------|
|                  | Fosc  | External CLKI Frequency          | DC     | _    | 4         | MHz        | XT and RC Osc mode         |
|                  |       | (Note 1)                         | DC     | _    | 20        | MHz        | HS Osc mode                |
|                  |       |                                  | DC     | _    | 200       | kHz        | LP Osc mode                |
|                  |       | Oscillator Frequency             | DC     | _    | 4         | MHz        | RC Osc mode                |
|                  |       | (Note 1)                         | 0.1    | _    | 4         | MHz        | XT Osc mode                |
|                  |       |                                  | 4<br>5 | _    | 20<br>200 | MHz<br>kHz | HS Osc mode<br>LP Osc mode |
| 1                | Tosc  | External CLKI Period             | 250    | _    | _         | ns         | XT and RC Osc mode         |
|                  |       | (Note 1)                         | 50     | _    | _         | ns         | HS Osc mode                |
|                  |       |                                  | 5      | _    | _         | μS         | LP Osc mode                |
|                  |       | Oscillator Period                | 250    | _    | _         | ns         | RC Osc mode                |
|                  |       | (Note 1)                         | 250    | _    | 10,000    | ns         | XT Osc mode                |
|                  |       |                                  | 100    |      | 250       | ns         | HS Osc mode                |
|                  |       |                                  | 50     | _    | 250       | ns         | HS Osc mode                |
|                  |       |                                  | 5      | _    | _         | μS         | LP Osc mode                |
| 2                | TCY   | Instruction Cycle Time (Note 1)  | 200    | TCY  | DC        | ns         | Tcy = 4/Fosc               |
| 3                | TosL, | External Clock in (OSC1) High or | 100    | _    | _         | ns         | XT oscillator              |
|                  | TosH  | Low Time                         | 2.5    | _    | _         | μS         | LP oscillator              |
|                  |       |                                  | 15     |      |           | ns         | HS oscillator              |
| 4                | TosR, | External Clock in (OSC1) Rise or | _      | _    | 25        | ns         | XT oscillator              |
|                  | TosF  | Fall Time                        | _      |      | 50        | ns         | LP oscillator              |
|                  |       |                                  | _      |      | 15        | ns         | HS oscillator              |

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TCY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions, with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKI pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices.

FIGURE 15-5: CLKO AND I/O TIMING

TABLE 15-2: CLKO AND I/O TIMING REQUIREMENTS

| Param<br>No. | Symbol   | Characteristic                        |                         | Min        | Typ† | Max          | Units | Conditions |
|--------------|----------|---------------------------------------|-------------------------|------------|------|--------------|-------|------------|
| 10*          | TosH2ckL | OSC1↑ to CLKO↓                        |                         | _          | 75   | 200          | ns    | (Note 1)   |
| 11*          | TosH2ckH | OSC1↑ to CLKO↑                        |                         | _          | 75   | 200          | ns    | (Note 1)   |
| 12*          | TckR     | CLKO rise time                        |                         | _          | 35   | 100          | ns    | (Note 1)   |
| 13*          | TckF     | CLKO fall time                        |                         | _          | 35   | 100          | ns    | (Note 1)   |
| 14*          | TckL2ioV | CLKO ↓ to Port out valid              |                         | _          | _    | 0.5 Tcy + 20 | ns    | (Note 1)   |
| 15*          | TioV2ckH | Port in valid before CLKO             | $\uparrow$              | Tosc + 200 | _    | _            | ns    | (Note 1)   |
| 16*          | TckH2iol | Port in hold after CLKO ↑             |                         | 0          | _    | _            | ns    | (Note 1)   |
| 17*          | TosH2ioV | OSC1↑ (Q1 cycle) to Port out valid    |                         | _          | 100  | 255          | ns    |            |
| 18*          | TosH2ioI | OSC1↑ (Q2 cycle) to                   | PIC16 <b>F</b> 818/819  | 100        | _    | _            | ns    |            |
|              |          | Port input invalid (I/O in hold time) | PIC16 <b>LF</b> 818/819 | 200        | _    | _            | ns    |            |
| 19*          | TioV2osH | Port input valid to OSC1              | (I/O in setup time)     | 0          | _    | _            | ns    |            |
| 20*          | TioR     | Port output rise time                 | PIC16 <b>F</b> 818/819  | _          | 10   | 40           | ns    |            |
|              |          |                                       | PIC16 <b>LF</b> 818/819 | _          | _    | 145          | ns    |            |
| 21*          | TioF     | Port output fall time                 | PIC16 <b>F</b> 818/819  | _          | 10   | 40           | ns    |            |
|              |          |                                       | PIC16 <b>LF</b> 818/819 | _          | _    | 145          | ns    |            |
| 22††*        | TINP     | INT pin high or low time              |                         | TCY        | _    | _            | ns    |            |
| 23††*        | TRBP     | RB7:RB4 change INT high               | n or low time           | TCY        | _    | _            | ns    |            |

<sup>\*</sup> These parameters are characterized but not tested.

Note 1: Measurements are taken in RC mode where CLKO output is 4 x Tosc.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

<sup>††</sup> These parameters are asynchronous events, not related to any internal clock edges.

FIGURE 15-6: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING



FIGURE 15-7: BROWN-OUT RESET TIMING



TABLE 15-3: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMER, AND BROWN-OUT RESET REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                                         | Min | Typ†      | Max | Units | Conditions               |
|------------------|-------|--------------------------------------------------------|-----|-----------|-----|-------|--------------------------|
| 30               | TmcL  | MCLR Pulse Width (Low)                                 | 2   | _         | _   | μS    | VDD = 5V, -40°C to +85°C |
| 31*              | TWDT  | Watchdog Timer Time-out Period (No Prescaler)          | TBD | 16        | TBD | ms    | VDD = 5V, -40°C to +85°C |
| 32               | Tost  | Oscillation Start-up Timer Period                      | _   | 1024 Tosc | _   | _     | Tosc = OSC1 period       |
| 33*              | TPWRT | Power-up Timer Period                                  | TBD | 72        | TBD | ms    | VDD = 5V, -40°C to +85°C |
| 34               | Tioz  | I/O Hi-impedance from MCLR Low or Watchdog Timer Reset | _   | _         | 2.1 | μS    |                          |
| 35               | TBOR  | Brown-out Reset Pulse Width                            | 100 | _         | _   | μS    | VDD ≤ VBOR (D005)        |

<sup>\*</sup> These parameters are characterized but not tested.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



**FIGURE 15-8: TIMERO AND TIMER1 EXTERNAL CLOCK TIMINGS** 

TABLE 15-4: TIMERO AND TIMER1 EXTERNAL CLOCK REQUIREMENTS

| Param<br>No. | Symbol    |                        | Characteristic                           |                         | Min                                       | Тур†   | Max             | Units    | Conditions                         |
|--------------|-----------|------------------------|------------------------------------------|-------------------------|-------------------------------------------|--------|-----------------|----------|------------------------------------|
| 40*          | Tt0H      | T0CKI High Pulse Width |                                          | No Prescaler            | 0.5 Tcy + 20                              |        | _               | ns       | Must also meet                     |
|              |           |                        |                                          | With Prescaler          | 10                                        | -      | _               | ns       | parameter 42                       |
| 41*          | Tt0L      | T0CKI Low Pulse        | Width                                    | No Prescaler            | 0.5 Tcy + 20                              | -      | _               | ns       | Must also meet                     |
|              |           |                        |                                          | With Prescaler          | 10                                        | _      | _               | ns       | parameter 42                       |
| 42*          | Tt0P      | T0CKI Period           |                                          | No Prescaler            | Tcy + 40                                  | ı      | _               | ns       |                                    |
|              |           |                        |                                          | With Prescaler          | Greater of:                               | 1      |                 | ns       | N = prescale                       |
|              |           |                        |                                          |                         | 20 or <u>TCY + 40</u>                     |        |                 |          | value (2, 4,,                      |
| 45*          | Tt1H      | T1CKI High Time        | Cymahranaua Dra                          |                         | 0.5 Tcy + 20                              |        |                 |          | 256)<br>Must also meet             |
| 45           | ILII      |                        | Synchronous, Pre Synchronous,            | PIC16 <b>F</b> 818/819  | 15                                        |        |                 | ns<br>ns | parameter 47                       |
|              |           |                        | Prescaler = 2,4,8                        |                         | 25                                        |        | _               |          | parameter ::                       |
|              |           |                        | Asynchronous                             | PIC16 <b>F</b> 818/819  | 30                                        | ns     |                 |          |                                    |
|              |           |                        | Asynchionous                             | PIC16 <b>LF</b> 818/819 | 50                                        |        | ns              |          |                                    |
| 46*          | Tt1L      | T1CKI Low Time         | Synchronous, Pre                         |                         | 0.5 Tcy + 20                              |        | $\vdash \equiv$ | ns       | Must also meet                     |
| 10           | 1112      | T TORT LOW TIME        | Synchronous,                             | PIC16 <b>F</b> 818/819  | 15                                        |        | $\vdash \equiv$ | ns       | parameter 47                       |
|              |           |                        | Prescaler = 2,4,8                        | PIC16 <b>LF</b> 818/819 | 25                                        |        | _               | ns       | ┪                                  |
|              |           |                        | Asynchronous                             | PIC16 <b>F</b> 818/819  | 30                                        |        | _               | ns       |                                    |
|              |           |                        |                                          | PIC16 <b>LF</b> 818/819 | 50                                        |        |                 |          |                                    |
| 47*          | Tt1P      | T1CKI Input<br>Period  | Synchronous                              | PIC16 <b>F</b> 818/819  | Greater of:<br>30 or <u>TCY + 40</u><br>N | _      | _               | ns       | N = prescale<br>value (1, 2, 4, 8) |
|              |           |                        |                                          | PIC16 <b>LF</b> 818/819 | Greater of:<br>50 or TCY + 40<br>N        |        |                 |          | N = prescale<br>value (1, 2, 4, 8) |
|              |           |                        | Asynchronous                             | PIC16 <b>F</b> 818/819  | 60                                        | -      | _               | ns       |                                    |
|              |           |                        |                                          | PIC16 <b>LF</b> 818/819 |                                           | _      | _               | ns       |                                    |
|              | Ft1       |                        | Input Frequency Radio by setting bit T1C | DC                      | _                                         | 32.768 | kHz             |          |                                    |
| 48           | TCKEZtmr1 |                        | al Clock Edge to T                       |                         | 2 Tosc                                    |        | 7 Tosc          | _        |                                    |

These parameters are characterized but not tested.

**Preliminary** © 2002 Microchip Technology Inc. DS39598C-page 133

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

FIGURE 15-9: CAPTURE/COMPARE/PWM TIMINGS (CCP1)



TABLE 15-5: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP1)

| Param<br>No. | Symbol |                | Characteristi         | С                       | Min             | Тур† | Max | Units | Conditions                        |
|--------------|--------|----------------|-----------------------|-------------------------|-----------------|------|-----|-------|-----------------------------------|
| 50*          | TccL   | CCP1           | No Prescaler          |                         | 0.5 Tcy + 20    | _    | _   | ns    |                                   |
|              |        | Input Low Time |                       | PIC16 <b>F</b> 818/819  | 10              | _    | _   | ns    |                                   |
|              |        |                | With Prescaler        | PIC16 <b>LF</b> 818/819 | 20              | _    | _   | ns    |                                   |
| 51*          | TccH   | CCP1           | No Prescaler          |                         | 0.5 Tcy + 20    | _    | _   | ns    |                                   |
|              |        | Input High     |                       | PIC16 <b>F</b> 818/819  | 10              | _    | _   | ns    |                                   |
|              |        | Time           | With Prescaler        | PIC16 <b>LF</b> 818/819 | 20              | _    | _   | ns    |                                   |
| 52*          | TccP   | CCP1 Input Per | iod                   |                         | 3 Tcy + 40<br>N | _    | _   | ns    | N = prescale<br>value (1,4 or 16) |
| 53*          | TccR   | CCP1 Output Ri | ise Time              | PIC16 <b>F</b> 818/819  | _               | 10   | 25  | ns    |                                   |
|              |        |                |                       | PIC16 <b>LF</b> 818/819 | _               | 25   | 50  | ns    |                                   |
| 54*          | TccF   | CCP1 Output Fa | CCP1 Output Fall Time |                         | _               | 10   | 25  | ns    |                                   |
|              |        |                |                       | PIC16 <b>LF</b> 818/819 | _               | 25   | 45  | ns    |                                   |

<sup>\*</sup> These parameters are characterized but not tested.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

FIGURE 15-10: SPI MASTER MODE TIMING (CKE = 0, SMP = 0)



FIGURE 15-11: SPI MASTER MODE TIMING (CKE = 1, SMP = 1)



FIGURE 15-12: SPI SLAVE MODE TIMING (CKE = 0)



FIGURE 15-13: SPI SLAVE MODE TIMING (CKE = 1)



**TABLE 15-6: SPI MODE REQUIREMENTS** 

| Param<br>No. | Symbol                | Characteristic                        | Min                                                      | Тур†         | Max      | Units     | Conditions |  |
|--------------|-----------------------|---------------------------------------|----------------------------------------------------------|--------------|----------|-----------|------------|--|
| 70*          | TssL2scH,<br>TssL2scL | SS↓ to SCK↓ or SCK↑ input             |                                                          | Tcy          | _        | _         | ns         |  |
| 71*          | TscH                  | SCK input high time (Slave mode)      |                                                          | Tcy + 20     | _        | _         | ns         |  |
| 72*          | TscL                  | SCK input low time (Slave mode)       |                                                          | Tcy + 20     | _        | _         | ns         |  |
| 73*          | TdiV2scH,<br>TdiV2scL | Setup time of SDI data input to SCK   | edge                                                     | 100          | _        | _         | ns         |  |
| 74*          | TscH2diL,<br>TscL2diL | Hold time of SDI data input to SCK e  | 100                                                      | _            | _        | ns        |            |  |
| 75*          | TdoR                  | SDO data output rise time             | rise time PIC16 <b>F</b> 818/819 PIC16 <b>LF</b> 818/819 |              | 10<br>25 | 25<br>50  | ns<br>ns   |  |
| 76*          | TdoF                  | SDO data output fall time             |                                                          | _            | 10       | 25        | ns         |  |
| 77*          | TssH2doZ              | SS↑ to SDO output hi-impedance        |                                                          | 10           | _        | 50        | ns         |  |
| 78*          | TscR                  | SCK output rise time<br>(Master mode) | PIC16 <b>F</b> 818/819<br>PIC16 <b>LF</b> 818/819        |              | 10<br>25 | 25<br>50  | ns<br>ns   |  |
| 79*          | TscF                  | SCK output fall time (Master mode)    |                                                          | _            | 10       | 25        | ns         |  |
| 80*          | TscH2doV,<br>TscL2doV | SDO data output valid after SCK edge  | PIC16 <b>F</b> 818/819<br>PIC16 <b>LF</b> 818/819        | _            | _        | 50<br>145 | ns<br>ns   |  |
| 81*          | TdoV2scH,<br>TdoV2scL | SDO data output setup to SCK edge     | Tcy                                                      | _            | _        | ns        |            |  |
| 82*          | TssL2doV              | SDO data output valid after SS↓ edg   | _                                                        | _            | 50       | ns        |            |  |
| 83*          | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK edge                   |                                                          | 1.5 Tcy + 40 | _        | _         | ns         |  |

<sup>\*</sup> These parameters are characterized but not tested.

FIGURE 15-14: I<sup>2</sup>C BUS START/STOP BITS TIMING



<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

TABLE 15-7: I<sup>2</sup>C BUS START/STOP BITS REQUIREMENTS

| Param<br>No. | Symbol  | Characteristic  |              | Min  | Тур | Max | Units | Conditions                        |  |
|--------------|---------|-----------------|--------------|------|-----|-----|-------|-----------------------------------|--|
| 90*          | Tsu:sta | START condition | 100 kHz mode | 4700 | _   | _   | ns    | Only relevant for Repeated        |  |
|              |         | Setup time      | 400 kHz mode | 600  | _   | _   |       | START condition                   |  |
| 91*          | THD:STA | START condition | 100 kHz mode | 4000 | _   | _   | ns    | After this period the first clock |  |
|              |         | Hold time       | 400 kHz mode | 600  | _   | _   |       | pulse is generated                |  |
| 92*          | Tsu:sto | STOP condition  | 100 kHz mode | 4700 | _   | _   | ns    |                                   |  |
|              |         | Setup time      | 400 kHz mode | 600  | _   | _   |       |                                   |  |
| 93           | THD:STO | STOP condition  | 100 kHz mode | 4000 | _   | _   | ns    |                                   |  |
|              |         | Hold time       | 400 kHz mode | 600  | _   | _   |       |                                   |  |

<sup>\*</sup> These parameters are characterized but not tested.

FIGURE 15-15: I<sup>2</sup>C BUS DATA TIMING



TABLE 15-8: I<sup>2</sup>C BUS DATA REQUIREMENTS

| Param.<br>No. | Symbol  | Characte               | eristic      | Min         | Max  | Units | Conditions                             |
|---------------|---------|------------------------|--------------|-------------|------|-------|----------------------------------------|
| 100*          | THIGH   | Clock high time        | 100 kHz mode | 4.0         | _    | μS    |                                        |
|               |         |                        | 400 kHz mode | 0.6         | _    | μS    |                                        |
|               |         |                        | SSP Module   | 1.5 Tcy     | _    |       |                                        |
| 101*          | TLOW    | Clock low time         | 100 kHz mode | 4.7         | _    | μS    |                                        |
|               |         |                        | 400 kHz mode | 1.3         | _    | μS    |                                        |
|               |         |                        | SSP Module   | 1.5 TcY     | _    |       |                                        |
| 102*          | TR      | SDA and SCL rise       | 100 kHz mode | _           | 1000 | ns    |                                        |
|               |         | time                   | 400 kHz mode | 20 + 0.1 CB | 300  | ns    | CB is specified to be from 10 - 400 pF |
| 103*          | TF      | SDA and SCL fall       | 100 kHz mode | _           | 300  | ns    |                                        |
|               |         | time                   | 400 kHz mode | 20 + 0.1 CB | 300  | ns    | CB is specified to be from 10 - 400 pF |
| 90*           | Tsu:sta | START condition        | 100 kHz mode | 4.7         | _    | μS    | Only relevant for                      |
|               |         | setup time             | 400 kHz mode | 0.6         | _    | μS    | Repeated START condition               |
| 91*           | THD:STA | START condition        | 100 kHz mode | 4.0         | -    | μS    | After this period, the first           |
|               |         | hold time              | 400 kHz mode | 0.6         | _    | μS    | clock pulse is generated               |
| 106*          | THD:DAT | Data input hold time   | 100 kHz mode | 0           | _    | ns    |                                        |
|               |         |                        | 400 kHz mode | 0           | 0.9  | μS    |                                        |
| 107*          | TSU:DAT | Data input setup       | 100 kHz mode | 250         | _    | ns    | (Note 2)                               |
|               |         | time                   | 400 kHz mode | 100         | _    | ns    |                                        |
| 92*           | Tsu:sto | STOP condition         | 100 kHz mode | 4.7         | _    | μS    |                                        |
|               |         | setup time             | 400 kHz mode | 0.6         | _    | μS    |                                        |
| 109*          | TAA     | Output valid from      | 100 kHz mode | _           | 3500 | ns    | (Note 1)                               |
|               |         | clock                  | 400 kHz mode | _           | _    | ns    |                                        |
| 110*          | TBUF    | Bus free time          | 100 kHz mode | 4.7         | _    | μS    | Time the bus must be free              |
|               |         |                        | 400 kHz mode | 1.3         | _    | μS    | before a new transmission can start    |
|               | Св      | Bus capacitive loading | ng           | _           | 400  | pF    |                                        |

<sup>\*</sup> These parameters are characterized but not tested.

**Note 1:** As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.

2: A Fast mode (400 kHz) I<sup>2</sup>C bus device can be used in a Standard mode (100 kHz) I<sup>2</sup>C bus system, but the requirement TsU:DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line TR max. + TsU:DAT = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C bus specification), before the SCL line is released.

TABLE 15-9: A/D CONVERTER CHARACTERISTICS: PIC16F818/819 (INDUSTRIAL, EXTENDED)
PIC16LF818/819 (INDUSTRIAL)

| Param<br>No. | Sym   | Characteristic                                 | Min         | Тур†       | Max                    | Units  | Conditions                                                                                         |
|--------------|-------|------------------------------------------------|-------------|------------|------------------------|--------|----------------------------------------------------------------------------------------------------|
| A01          | NR    | Resolution                                     | _           |            | 10 bits                | bit    | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF                                                           |
| A03          | EIL   | Integral linearity error                       | _           | _          | < ± 1                  | LSb    | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF                                                           |
| A04          | EDL   | Differential linearity error                   | _           | _          | < ± 1                  | LSb    | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF                                                           |
| A06          | EOFF  | Offset error                                   | _           | _          | < ± 2                  | LSb    | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF                                                           |
| A07          | EGN   | Gain error                                     | _           | l          | < ± 1                  | LSb    | VREF = VDD = 5.12V,<br>VSS ≤ VAIN ≤ VREF                                                           |
| A10          | _     | Monotonicity <sup>(3)</sup>                    | _           | guaranteed | _                      | _      | $Vss \leq Vain \leq Vref$                                                                          |
| A20          | VREF  | Reference Voltage                              | 2.5<br>2.2  |            | VDD + 0.3<br>VDD + 0.3 | V<br>V | -40°C to +85°C<br>0°C to +85°C                                                                     |
| A21          | VREF+ | Reference voltage high                         | AVDD - 2.5V |            | AVDD + 0.3V            | V      |                                                                                                    |
| A22          | VREF- | Reference voltage low                          | AVss – 0.3V |            | VREF+ - 2.0V           | V      |                                                                                                    |
| A25          | Vain  | Analog input voltage                           | Vss - 0.3V  |            | VREF + 0.3V            | V      |                                                                                                    |
| A30          | ZAIN  | Recommended impedance of analog voltage source | _           | 1          | 2.5                    | kΩ     | See Note 4.                                                                                        |
| A50          | IREF  | VREF input current (Note 2)                    | _           |            | 5                      | μΑ     | During VAIN acquisition. Based on differential of VHOLD to VAIN to charge CHOLD, see Section 11.1. |
|              |       |                                                | _           | _          | 500                    | μА     | During A/D Conversion cycle.                                                                       |

<sup>\*</sup> These parameters are characterized but not tested.

- **Note 1:** When A/D is off, it will not consume any current other than minor leakage current. The power-down current spec includes any such leakage from the A/D module.
  - 2: VREF current is from RA3 pin or VDD pin, whichever is selected as reference input.
  - 3: The A/D conversion result never decreases with an increase in the input voltage, and has no missing codes.
  - 4: The maximum allowed impedance for analog voltage source is 10  $k\Omega$ . This requires higher acquisition times.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested

FIGURE 15-16: A/D CONVERSION TIMING



**TABLE 15-10: A/D CONVERSION REQUIREMENTS** 

| Param<br>No. | Sym  | Characteristic                |                         | Min             | Тур†    | Max | Units    | Conditions                                                                                                                                                                                                  |
|--------------|------|-------------------------------|-------------------------|-----------------|---------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 130          | TAD  | A/D clock period              | PIC16 <b>F</b> 818/819  | 1.6             | _       | _   | μS       | Tosc based, VREF ≥ 3.0V                                                                                                                                                                                     |
|              |      |                               | PIC16 <b>LF</b> 818/819 | 3.0             | _       | _   | μS       | Tosc based, VREF ≥ 2.0V                                                                                                                                                                                     |
|              |      |                               | PIC16 <b>F</b> 818/819  | 2.0             | 4.0     | 6.0 | μS       | A/D RC mode                                                                                                                                                                                                 |
|              |      |                               | PIC16 <b>LF</b> 818/819 | 3.0             | 6.0     | 9.0 | μS       | A/D RC mode                                                                                                                                                                                                 |
| 131          | TCNV | Conversion time (not (Note 1) |                         |                 | 12      | TAD |          |                                                                                                                                                                                                             |
| 132          | TACQ | Acquisition time              |                         | (Note 2)<br>10* | 40<br>— | 11  | μs<br>μs | The minimum time is the amplifier settling time. This may be used if the "new" input voltage has not changed by more than 1 LSb (i.e., 20.0 mV @ 5.12V) from the last sampled voltage (as stated on CHOLD). |
| 134          | Tgo  | Q4 to A/D clock start         |                         | _               | Tosc/2§ | _   | _        | If the A/D clock source is selected as RC, a time of Tcy is added before the A/D clock starts. This allows the SLEEP instruction to be executed.                                                            |

- \* These parameters are characterized but not tested.
- † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.
- § This specification ensured by design.
- Note 1: ADRES register may be read on the following TcY cycle.
  - 2: See Section 11.1 for minimum conditions.

NOTES:

# 16.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES

No Graphs and Tables are available at this time.

NOTES:

## 17.0 PACKAGING INFORMATION

## 17.1 Package Marking Information

## 18-Lead PDIP



## Example



## 18-Lead SOIC



## Example



### 20-Lead SSOP



## Example



## 28-Lead QFN



## Example



Legend: XX...X Customer specific information\*

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line thus limiting the number of available characters for customer specific information.

\* Standard PICmicro device marking consists of Microchip part number, year code, week code, and traceability code. For PICmicro device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

## 18-Lead Plastic Dual In-line (P) - 300 mil (PDIP)



|                            | Units    |      | INCHES* |      |       | MILLIMETERS |       |  |
|----------------------------|----------|------|---------|------|-------|-------------|-------|--|
| Dimension                  | n Limits | MIN  | NOM     | MAX  | MIN   | NOM         | MAX   |  |
| Number of Pins             | n        |      | 18      |      |       | 18          |       |  |
| Pitch                      | р        |      | .100    |      |       | 2.54        |       |  |
| Top to Seating Plane       | Α        | .140 | .155    | .170 | 3.56  | 3.94        | 4.32  |  |
| Molded Package Thickness   | A2       | .115 | .130    | .145 | 2.92  | 3.30        | 3.68  |  |
| Base to Seating Plane      | A1       | .015 |         |      | 0.38  |             |       |  |
| Shoulder to Shoulder Width | Е        | .300 | .313    | .325 | 7.62  | 7.94        | 8.26  |  |
| Molded Package Width       | E1       | .240 | .250    | .260 | 6.10  | 6.35        | 6.60  |  |
| Overall Length             | D        | .890 | .898    | .905 | 22.61 | 22.80       | 22.99 |  |
| Tip to Seating Plane       | L        | .125 | .130    | .135 | 3.18  | 3.30        | 3.43  |  |
| Lead Thickness             | С        | .008 | .012    | .015 | 0.20  | 0.29        | 0.38  |  |
| Upper Lead Width           | B1       | .045 | .058    | .070 | 1.14  | 1.46        | 1.78  |  |
| Lower Lead Width           | В        | .014 | .018    | .022 | 0.36  | 0.46        | 0.56  |  |
| Overall Row Spacing §      | eB       | .310 | .370    | .430 | 7.87  | 9.40        | 10.92 |  |
| Mold Draft Angle Top       | α        | 5    | 10      | 15   | 5     | 10          | 15    |  |
| Mold Draft Angle Bottom    | β        | 5    | 10      | 15   | 5     | 10          | 15    |  |

Notes:
Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.
JEDEC Equivalent: MS-001
Drawing No. C04-007

<sup>\*</sup> Controlling Parameter § Significant Characteristic

## 18-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)



|                          | Units    | INCHES* |      |      | MILLIMETERS |       |       |
|--------------------------|----------|---------|------|------|-------------|-------|-------|
| Dimension                | n Limits | MIN     | NOM  | MAX  | MIN         | NOM   | MAX   |
| Number of Pins           | n        |         | 18   |      |             | 18    |       |
| Pitch                    | р        |         | .050 |      |             | 1.27  |       |
| Overall Height           | Α        | .093    | .099 | .104 | 2.36        | 2.50  | 2.64  |
| Molded Package Thickness | A2       | .088    | .091 | .094 | 2.24        | 2.31  | 2.39  |
| Standoff §               | A1       | .004    | .008 | .012 | 0.10        | 0.20  | 0.30  |
| Overall Width            | Е        | .394    | .407 | .420 | 10.01       | 10.34 | 10.67 |
| Molded Package Width     | E1       | .291    | .295 | .299 | 7.39        | 7.49  | 7.59  |
| Overall Length           | D        | .446    | .454 | .462 | 11.33       | 11.53 | 11.73 |
| Chamfer Distance         | h        | .010    | .020 | .029 | 0.25        | 0.50  | 0.74  |
| Foot Length              | L        | .016    | .033 | .050 | 0.41        | 0.84  | 1.27  |
| Foot Angle               | ф        | 0       | 4    | 8    | 0           | 4     | 8     |
| Lead Thickness           | С        | .009    | .011 | .012 | 0.23        | 0.27  | 0.30  |
| Lead Width               | В        | .014    | .017 | .020 | 0.36        | 0.42  | 0.51  |
| Mold Draft Angle Top     | α        | 0       | 12   | 15   | 0           | 12    | 15    |
| Mold Draft Angle Bottom  | β        | 0       | 12   | 15   | 0           | 12    | 15    |

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed

.010" (0.254mm) per side.
JEDEC Equivalent: MS-013
Drawing No. C04-051

<sup>\*</sup> Controlling Parameter § Significant Characteristic

## 20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP)



|                          | Units  | INCHES* |      | MILLIMETERS |      | 6      |        |
|--------------------------|--------|---------|------|-------------|------|--------|--------|
| Dimension                | Limits | MIN     | NOM  | MAX         | MIN  | NOM    | MAX    |
| Number of Pins           | n      |         | 20   |             |      | 20     |        |
| Pitch                    | р      |         | .026 |             |      | 0.65   |        |
| Overall Height           | Α      | .068    | .073 | .078        | 1.73 | 1.85   | 1.98   |
| Molded Package Thickness | A2     | .064    | .068 | .072        | 1.63 | 1.73   | 1.83   |
| Standoff §               | A1     | .002    | .006 | .010        | 0.05 | 0.15   | 0.25   |
| Overall Width            | Е      | .299    | .309 | .322        | 7.59 | 7.85   | 8.18   |
| Molded Package Width     | E1     | .201    | .207 | .212        | 5.11 | 5.25   | 5.38   |
| Overall Length           | D      | .278    | .284 | .289        | 7.06 | 7.20   | 7.34   |
| Foot Length              | L      | .022    | .030 | .037        | 0.56 | 0.75   | 0.94   |
| Lead Thickness           | С      | .004    | .007 | .010        | 0.10 | 0.18   | 0.25   |
| Foot Angle               | ф      | 0       | 4    | 8           | 0.00 | 101.60 | 203.20 |
| Lead Width               | В      | .010    | .013 | .015        | 0.25 | 0.32   | 0.38   |
| Mold Draft Angle Top     | α      | 0       | 5    | 10          | 0    | 5      | 10     |
| Mold Draft Angle Bottom  | β      | 0       | 5    | 10          | 0    | 5      | 10     |

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed

.010" (0.254mm) per side.

JEDEC Equivalent: MO-150 Drawing No. C04-072

<sup>\*</sup> Controlling Parameter § Significant Characteristic

## 28-Lead Plastic Quad Flat No Lead Package (ML) 6x6 mm Body (QFN)



|                          | Units    |           | INCHES   |           | M    | MILLIMETERS* |      |
|--------------------------|----------|-----------|----------|-----------|------|--------------|------|
| Dimensio                 | n Limits | MIN       | NOM      | MAX       | MIN  | NOM          | MAX  |
| Number of Pins           | n        |           | 28       |           |      | 28           |      |
| Pitch                    | р        |           | .026 BSC |           |      | 0.65 BSC     |      |
| Overall Height           | Α        |           | .033     | .039      |      | 0.85         | 1.00 |
| Molded Package Thickness | A2       |           | .026     | .031      |      | 0.65         | 0.80 |
| Standoff                 | A1       | .000      | .0004    | .002      | 0.00 | 0.01         | 0.05 |
| Base Thickness           | A3       | .008 REF. |          | 0.20 REF. |      |              |      |
| Overall Width            | E        | .236 BSC  |          | 6.00 BSC  |      |              |      |
| Molded Package Width     | E1       | .226 BSC  |          | 5.75 BSC  |      |              |      |
| Exposed Pad Width        | E2       | .140      | .146     | .152      | 3.55 | 3.70         | 3.85 |
| Overall Length           | D        | .236 BSC  |          | 6.00 BSC  |      |              |      |
| Molded Package Length    | D1       | .226 BSC  |          | 5.75 BSC  |      |              |      |
| Exposed Pad Length       | D2       | .140      | .146     | .152      | 3.55 | 3.70         | 3.85 |
| Lead Width               | В        | .009      | .011     | .014      | 0.23 | 0.28         | 0.35 |
| Lead Length              | L        | .020      | .024     | .030      | 0.50 | 0.60         | 0.75 |
| Tie Bar Width            | R        | .005      | .007     | .010      | 0.13 | 0.17         | 0.23 |
| Tie Bar Length           | Q        | .012      | .016     | .026      | 0.30 | 0.40         | 0.65 |
| Chamfer                  | СН       | .009      | .017     | .024      | 0.24 | 0.42         | 0.60 |
| Mold Draft Angle Top     | α        |           |          | 12°       |      |              | 12°  |

<sup>\*</sup>Controlling Parameter

Notes

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC equivalent: M0-220

Drawing No. C04-114

# 28-Lead Plastic Quad Flat No Lead Package (ML) 6x6 mm Body (QFN) Land Pattern and Solder Mask



|                    | Units            | INCHES |          |      | MILLIMETERS* |          |      |
|--------------------|------------------|--------|----------|------|--------------|----------|------|
|                    | Dimension Limits | MIN    | NOM      | MAX  | MIN          | NOM      | MAX  |
| Pitch              | р                |        | .026 BSC |      |              | 0.65 BSC |      |
| Pad Width          | В                | .009   | .011     | .014 | 0.23         | 0.28     | 0.35 |
| Pad Length         | L                | .020   | .024     | .030 | 0.50         | 0.60     | 0.75 |
| Pad to Solder Mask | M                | .005   |          | .006 | 0.13         |          | 0.15 |

<sup>\*</sup>Controlling Parameter

Drawing No. C04-2114

## **APPENDIX A: REVISION HISTORY**

| Version | Date          | Revision Description                                                                                                                                       |
|---------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| А       | May 2002      | This is a new data sheet.                                                                                                                                  |
| В       | August 2002   | Added INTRC section. PWRT and BOR are independent of each other. Revised program memory text and code routine. Added QFN package. Modified PORTB diagrams. |
| С       | November 2002 | Added various new feature descriptions. Added Internal RC Oscillator specifications. Added Low Power Timer1 specifications and RTC application example.    |

## **APPENDIX B: DEVICE DIFFERENCES**

The differences between the devices in this data sheet are listed in Table B-1.

TABLE B-1: DIFFERENCES BETWEEN THE PIC16F818 AND PIC16F819

| Features                            | PIC16F818 | PIC16F819 |
|-------------------------------------|-----------|-----------|
| FLASH Program Memory (14-bit words) | 1K        | 2K        |
| Data Memory (bytes)                 | 128       | 256       |
| EEPROM Data Memory (bytes)          | 128       | 256       |

NOTES:

## **INDEX**

| Α                                          |        | RB7 Pin                                   | 52         |
|--------------------------------------------|--------|-------------------------------------------|------------|
| A/D                                        |        | Recommended MCLR Circuit                  | 92         |
| Acquisition Requirements                   | 84     | SSP in I <sup>2</sup> C Mode              | 76         |
| ADIF Bit                                   |        | SSP in SPI Mode                           | 74         |
| Analog-to-Digital Converter                |        | System Clock                              | 38         |
| Associated Registers                       |        | Timer0/WDT Prescaler                      | 53         |
| Calculating Acquisition Time               |        | Timer1                                    | 58         |
|                                            |        | Timer2                                    | 63         |
| Configuring Analog Port Pins               |        | Watchdog Timer (WDT)                      | 98         |
| Configuring the Interrupt                  |        | BOR. See Brown-out Reset                  |            |
| Configuring the Module                     |        | Brown-out Reset (BOR)                     | 92, 93, 94 |
| Conversion Clock                           |        | ,                                         | - , , -    |
| Conversions                                |        | C                                         |            |
| Converter Characteristics                  |        | Capture/Compare/PWM (CCP)                 | 65         |
| Delays                                     |        | Capture Mode                              |            |
| Effects of a RESET                         |        | CCP Prescaler                             |            |
| GO/DONE Bit                                |        | Software Interrupt                        |            |
| Internal Sampling Switch (Rss) Impedance   |        | Timer1 Mode Selection                     |            |
| Operation During SLEEP                     |        | Capture, Compare and Timer1               |            |
| Result Registers                           |        | Associated Registers                      | 67         |
| Source Impedance                           |        | CCP Timer Resources                       |            |
| Time Delays                                |        | CCP1IF                                    |            |
| Using the CCP Trigger                      |        | CCPR1                                     |            |
| Absolute Maximum Ratings                   |        | CCPR1H:CCPR1L                             |            |
| ACK                                        |        | Compare Mode                              |            |
| ADCON0 Register                            | 81     | CCP Pin Configuration                     |            |
| ADCON1 Register                            | 81     | Software Interrupt Mode                   |            |
| ADRESH Register                            | 13, 81 |                                           |            |
| ADRESH, ADRESL Register Pair               | 83     | Special Event Trigger                     |            |
| ADRESL Register                            | 14, 81 | Special Trigger Output of CCP1            |            |
| Application Notes                          |        | Timer1 Mode Selection PWM and Timer2      | 07         |
| AN556 (Implementing a Table Read)          | 23     |                                           | 60         |
| AN578 (Use of the SSP Module in the        |        | Associated Registers                      |            |
| I <sup>2</sup> C Multi-Master Environment) | 71     | PWM Mode                                  |            |
| AN607 (Power-up Trouble Shooting)          |        | PWM, Example Frequencies/Resolutions      |            |
| Assembler                                  |        | CCP1M0 Bit                                |            |
| MPASM Assembler                            | 111    | CCP1M1 Bit                                |            |
|                                            |        | CCP1M2 Bit                                |            |
| В                                          |        | CCP1M3 Bit                                |            |
| BF Bit                                     | 76     | CCP1X Bit                                 |            |
| Block Diagrams                             |        | CCP1Y Bit                                 |            |
| A/D                                        | 83     | CCPR1H Register                           |            |
| Analog Input Model                         | 84     | CCPR1L Register                           | 65         |
| Capture Mode Operation                     |        | Code Examples                             |            |
| Compare Mode Operation                     |        | Changing Between Capture Prescalers       | 66         |
| In-Circuit Serial Programming Connections  |        | Changing Prescaler Assignment from        |            |
| Interrupt Logic                            |        | Timer0 to WDT                             | 55         |
| On-Chip Reset Circuit                      |        | Changing Prescaler Assignment from        |            |
| PIC16F818/819                              |        | WDT to Timer0                             |            |
| PWM                                        |        | Clearing RAM Using Indirect Addressing    |            |
| RA0/AN0:RA1/AN1 Pins                       |        | Erasing a FLASH Program Memory Row        | 29         |
| RA2/AN2/VREF- Pin                          |        | Implementing a Real-Time Clock Using      |            |
| RA3/AN3/VREF+ Pin                          |        | a Timer1 Interrupt Service                | 62         |
| RA4/AN4/T0CKI Pin                          |        | Initializing PORTA                        | 39         |
| RA5/MCLR/VPP                               |        | Reading a 16-bit Free-Running Timer       | 59         |
|                                            |        | Reading Data EEPROM                       |            |
| RA6/OSC2/CLKO Pin                          |        | Reading FLASH Program Memory              |            |
| RA7/OSC1/CLKI Pin                          |        | Saving STATUS and W Registers in RAM      |            |
| RB0 Pin                                    |        | Writing a 16-bit Free-Running Timer       |            |
| RB1 Pin                                    |        | Writing to Data EEPROM                    |            |
| RB2 Pin                                    |        | Writing to FLASH Program Memory           |            |
| RB3 Pin                                    |        | Code Protection                           |            |
| RB4 Pin                                    |        | Computed GOTO                             | ,          |
| RB5 Pin                                    |        | Configuration Bits                        |            |
| RB6 Pin                                    | 51     | Crystal Oscillator and Ceramic Resonators |            |
|                                            |        | •                                         |            |

| Data EEPROM Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | D                                                   |                | I <sup>2</sup> C                               |           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------|------------------------------------------------|-----------|
| Associated Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Data EEPROM Memory                                  | 25             |                                                |           |
| EEADR Register   25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ,                                                   |                |                                                |           |
| EEADRH Register   25   Mode Selection   76                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ğ .                                                 |                |                                                |           |
| EECON1 Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |                |                                                |           |
| EECON2 Register   25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                     |                |                                                |           |
| EEDATA Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |                |                                                |           |
| EEDATH Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |                |                                                |           |
| Operation During Code Protect   32   Transmission   777                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                     |                |                                                |           |
| Protection Against Spurious Writes   32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                     |                | Slave Mode                                     | 76        |
| Reading   27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                     |                | Transmission                                   | 77        |
| Write Complete Flag (EEIF Bit)   25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                     |                | ICEPIC In-Circuit Emulator                     | 112       |
| Writing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                     |                | ID Locations                                   | 100       |
| Data Memory   Special Function Registers   13   In-Circuit Serial Programming (ICSP)   101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                     |                | In-Circuit Debugger                            | 100       |
| Special Function Registers   13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8                                                   |                | In-Circuit Serial Programming (ICSP)           | 101       |
| DC and AC Characteristics   Indirect Addressing   23, 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | •                                                   | 12             | INDF Register1                                 | 4, 15, 23 |
| Instruction Format   103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                     | 13             | Indirect Addressing                            | 23, 24    |
| DC Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                     | 1.12           | Instruction Format                             | 103       |
| Internal RC Accuracy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                     | 143            |                                                |           |
| PIC16F818/819, PIC16LF818/819   127                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                     | 106            | ADDLW                                          | 105       |
| File For For For For For For For For For For                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                     |                | ADDWF                                          | 105       |
| Power-down and Supply Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |                |                                                |           |
| Supply Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                     |                |                                                |           |
| Device Differences                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                     |                |                                                |           |
| Device Device Verview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                     |                |                                                |           |
| BTFSS   106                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                     |                |                                                |           |
| CALL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                     |                |                                                |           |
| E         CLRF         106           EEADR Register         25         CLRW         106           EEADRH Register         25         CLRWDT         106           EECON1 Register         25         COMF         107           EECON2 Register         25         DECF         107           EEDATA Register         25         DECFSZ         107           EEDATH Register         25         Descriptions         105           Electrical Characteristics         117         GOTO         107           Endurance         1         INCF         107           External Clock Input         34         IORLW         108           External Interrupt Input (RB0/INT). See Interrupt Sources         MOVF         108           F         MOVIW         108           Associated Register         25         READRE Register         108           EEADR Register         25         Read-Modify-Write Operations         103           EEADR Register         25         RETIVE         109           EECON2 Register         25         RETURN         109           EECON2 Register         25         RETURN         109           EEDATH Register         25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Direct Addressing                                   | 24             |                                                |           |
| EEADR Register         25         CLRW         106           EEADRH Register         25         CLRWDT         106           EECON1 Register         25         COMF         107           EECON2 Register         25         DECF         107           EEDATA Register         25         DESCFIDION         107           EEDATH Register         25         Descriptions         105           Electrical Characteristics         117         GOTO         107           Electrical Characteristics         117         INCF         107           Endurance         1         INCF         107           Errata         3         INCFSZ         107           External Clock Input         34         IORLW         108           External Interrupt Input (RB0/INT). See Interrupt Sources         IORWF         108           F         MOVE         108           Associated Registers         32         NOP         108           Associated Registers         32         NOP         108           EEADR Register         25         Read-Modify-Write Operations         103           EECON1 Register         25         RETUR         109           EECON2 Register </td <td>F</td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | F                                                   |                |                                                |           |
| EADRH Register         25         CLRWDT         106           EECON1 Register         25         COMF         107           EECON2 Register         25         DECF         107           EEDATA Register         25         DECFSZ         107           EEDATH Register         25         Descriptions         105           ELECTICAL Characteristics         117         GOTO         107           Endurance         1         INCF         107           Errata         3         INCFSZ         107           External Clock Input         34         IORLW         108           External Interrupt Input (RB0/INT). See Interrupt Sources         IORWF         108           MOVF         108         MOVF         108           FLASH Program Memory         25         MOVLW         108           Associated Registers         32         NOP         108           EEADR Register         25         Read-Modify-Write Operations         103           EEADR Register         25         RETURN         109           EECON2 Register         25         RETURN         109           EECON2 Register         25         RETURN         109           EEDA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                     |                |                                                |           |
| COMF   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108   108 |                                                     |                |                                                |           |
| DECF   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107   107 |                                                     |                |                                                |           |
| EEDATA Register         25         DECFSZ         107           EEDATH Register         25         Descriptions         105           Electrical Characteristics         117         GOTO         107           Endurance         1         INCF         107           Errata         3         INCFSZ         107           External Clock Input         34         IORLW         108           External Interrupt Input (RB0/INT). See Interrupt Sources         MOVF         108           F         MOVF         108           FLASH Program Memory         25         MOVWF         108           Associated Registers         32         NOP         108           EEADR Register         25         Read-Modify-Write Operations         103           EECON1 Register         25         RETFIE         109           EECON1 Register         25         RETIUR         109           EEDATH Register         25         RETURN         109           EEDATH Register         25         REF         109           EEDATH Register         25         REF         109           EEDATH Register         25         REF         109           EEDATH Register <t< td=""><td></td><td></td><td></td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                     |                |                                                |           |
| EEDATA Register         25           EEDATA Register         25           Electrical Characteristics         117           Electrical Characteristics         117           Endurance         1           INCF         107           External Clock Input         34           External Clock Input (RB0/INT). See Interrupt Sources         IORLW           INCFSZ         108           External Interrupt Input (RB0/INT). See Interrupt Sources         IORWF           MOVF         108           MOVF         108           Associated Registers         32           EEADR Register         25           EEADR Register         25           EECON1 Register         25           EECON2 Register         25           EECON2 Register         25           EEDATA Register         25           EEDATA Register         25           EEDATH Register         25           EEDATH Register         25           EEDATH Register         25           ERF         109           EEDATH Register         25           ERF         109           EEDATH Register         25           RRF         109 <td></td> <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                     |                |                                                |           |
| Electrical Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | EEDATA Register                                     | 25             |                                                |           |
| Endurance 1 1 INCF 107 Errata 3 INCFSZ 107 External Clock Input 34 IORLW 108 External Interrupt Input (RB0/INT). See Interrupt Sources IORWF 108  F MOVF 108  Associated Registers 32 NOP 108 EEADR Register 25 Read-Modify-Write Operations 103 EEADRH Register 25 RETFIE 109 EECON1 Register 25 RETUW 109 EECON2 Register 25 RETUW 109 EECON2 Register 25 RETUW 109 EEDATA Register 25 RETURN 109 EEDATH Register 25 RETURN 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EECON2 Register 25 RETURN 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 25 REFFIE 109 EEDATH Register 30 SUBWF 110 FSR Register 13, 14, 15, 23 Summary Table 104 SWAPF 110 FORTA 39 INT Interrupt (RB0/INT). See Interrupt Sources PORTB 43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | EEDATH Register                                     | 25             |                                                |           |
| Separate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Electrical Characteristics                          | 117            |                                                |           |
| Sternal Clock Input   34   IORLW   108                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Endurance                                           | 1              |                                                |           |
| External Interrupt Input (RB0/INT). See Interrupt Sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Errata                                              | 3              |                                                |           |
| MOVF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | External Clock Input                                | 34             |                                                |           |
| F       MOVLW       108         FLASH Program Memory       25       MOVWF       108         Associated Registers       32       NOP       108         EEADR Register       25       Read-Modify-Write Operations       103         EEADRH Register       25       RETFIE       109         EECON1 Register       25       RETLW       109         EECON2 Register       25       RETURN       109         EEDATA Register       25       RLF       109         EEDATH Register       25       RRF       109         Erasing       28       SLEEP       109         Reading       28       SUBLW       110         Writing       30       SUBWF       110         FSR Register       13, 14, 15, 23       Summary Table       104         SWAPF       110         YOP Orts       39       XORWF       110         PORTA       39       INT Interrupt (RB0/INT). See Interrupt Sources         PORTB       43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | External Interrupt Input (RB0/INT). See Interrupt S | ources         |                                                |           |
| FLASH Program Memory       25       MOVWF       108         Associated Registers       32       NOP       108         EEADR Register       25       Read-Modify-Write Operations       103         EEADRH Register       25       RETFIE       109         EECON1 Register       25       RETLW       109         EECON2 Register       25       RETURN       109         EEDATA Register       25       RLF       109         EEDATH Register       25       RRF       109         Erasing       28       SLEEP       109         Reading       28       SUBLW       110         Writing       30       SUBWF       110         FSR Register       13, 14, 15, 23       Summary Table       104         SWAPF       110         XORLW       110         YOPOTS       39       XORWF       110         PORTA       39       INT Interrupt (RB0/INT). See Interrupt Sources         PORTB       43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                                                   |                |                                                |           |
| Associated Registers 32 NOP 108 EEADR Register 25 Read-Modify-Write Operations 103 EEADRH Register 25 RETFIE 109 EECON1 Register 25 RETLW 109 EECON2 Register 25 RETURN 109 EEDATA Register 25 REFURN 109 EEDATH Register 25 REFURN 109 EEDATH Register 25 REFURN 109 EEADRH Register 25 REFURN 109 EEADRH Register 25 REFURN 109 ERAGING 28 SLEEP 109 Reading 28 SLEEP 109 Reading 28 SUBLW 110 Writing 30 SUBWF 110 FSR Register 13, 14, 15, 23 Summary Table 104 SWAPF 110 I/O Ports 39 XORWF 110 PORTA 39 INT Interrupt (RB0/INT). See Interrupt Sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Г                                                   |                |                                                |           |
| EEADR Register       25       Read-Modify-Write Operations       103         EEADRH Register       25       RETFIE       109         EECON1 Register       25       RETLW       109         EECON2 Register       25       RETURN       109         EEDATA Register       25       RLF       109         EEDATH Register       25       RRF       109         Erasing       28       SLEEP       109         Reading       28       SUBLW       110         Writing       30       SUBWF       110         FSR Register       13, 14, 15, 23       Summary Table       104         SWAPF       110         XORLW       110         YO Ports       39       XORWF       110         PORTA       39       INT Interrupt (RB0/INT). See Interrupt Sources         PORTB       43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |                |                                                |           |
| EEADRH Register       25       RETFIE       109         EECON1 Register       25       RETLW       109         EECON2 Register       25       RETURN       109         EEDATA Register       25       RLF       109         EEDATH Register       25       RRF       109         Erasing       28       SLEEP       109         Reading       28       SUBLW       110         Writing       30       SUBWF       110         FSR Register       13, 14, 15, 23       Summary Table       104         SWAPF       110         XORLW       110         VO Ports       39       XORWF       110         PORTA       39       INT Interrupt (RB0/INT). See Interrupt Sources         PORTB       43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Associated Registers                                | 32             |                                                |           |
| EECON1 Register       25       RETLW       109         EECON2 Register       25       RETURN       109         EEDATA Register       25       RLF       109         EEDATH Register       25       RRF       109         Erasing       28       SLEEP       109         Reading       28       SUBLW       110         Writing       30       SUBWF       110         FSR Register       13, 14, 15, 23       Summary Table       104         SWAPF       110         XORLW       110         PORTA       39       XORWF       110         PORTB       43       INT Interrupt (RB0/INT). See Interrupt Sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | EEADR Register                                      | 25             | ·                                              |           |
| EECON2 Register       25       RETURN       109         EEDATA Register       25       RLF       109         EEDATH Register       25       RRF       109         Erasing       28       SLEEP       109         Reading       28       SUBLW       110         Writing       30       SUBWF       110         FSR Register       13, 14, 15, 23       Summary Table       104         SWAPF       110         XORLW       110         PORTA       39       XORWF       110         PORTB       43       INT Interrupt (RB0/INT). See Interrupt Sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | EEADRH Register                                     | 25             |                                                |           |
| EEDATA Register       25       RLF       109         EEDATH Register       25       RRF       109         Erasing       28       SLEEP       109         Reading       28       SUBLW       110         Writing       30       SUBWF       110         FSR Register       13, 14, 15, 23       Summary Table       104         SWAPF       110         XORLW       110         I/O Ports       39       XORWF       110         PORTA       39       INT Interrupt (RB0/INT). See Interrupt Sources         PORTB       43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | EECON1 Register                                     | 25             |                                                |           |
| EEDATH Register       25       RRF       109         Erasing       28       SLEEP       109         Reading       28       SUBLW       110         Writing       30       SUBWF       110         FSR Register       13, 14, 15, 23       Summary Table       104         SWAPF       110         XORLW       110         I/O Ports       39       XORWF       110         PORTA       39       INT Interrupt (RB0/INT). See Interrupt Sources         PORTB       43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | EECON2 Register                                     | 25             |                                                |           |
| Erasing         28         SLEEP         109           Reading         28         SUBLW         110           Writing         30         SUBWF         110           FSR Register         13, 14, 15, 23         Summary Table         104           SWAPF         110           XORLW         110           I/O Ports         39         XORWF         110           PORTA         39         INT Interrupt (RB0/INT). See Interrupt Sources           PORTB         43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | EEDATA Register                                     | 25             | RLF                                            | 109       |
| Reading                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | EEDATH Register                                     | 25             | RRF                                            | 109       |
| Reading       28       SUBLW       110         Writing       30       SUBWF       110         FSR Register       13, 14, 15, 23       Summary Table       104         SWAPF       110         XORLW       110         I/O Ports       39       XORWF       110         PORTA       39       INT Interrupt (RB0/INT). See Interrupt Sources         PORTB       43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                                                   |                | SLEEP                                          | 109       |
| Writing         30         SUBWF         110           FSR Register         13, 14, 15, 23         Summary Table         104           SWAPF         110           XORLW         110           I/O Ports         39         XORWF         110           PORTA         39         INT Interrupt (RB0/INT). See Interrupt Sources           PORTB         43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                     |                | SUBLW                                          | 110       |
| FSR Register     .13, 14, 15, 23     Summary Table     .104       SWAPF     .110       XORLW     .110       I/O Ports     .39     XORWF     .110       PORTA     .39     INT Interrupt (RB0/INT). See Interrupt Sources       PORTB     .43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8                                                   |                |                                                |           |
| SWAPF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                     |                | Summary Table                                  | 104       |
| VO Ports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                     | , ., , - , - 0 |                                                |           |
| PORTA39 INT Interrupt (RB0/INT). See Interrupt Sources PORTB43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | I                                                   |                | XORLW                                          | 110       |
| PORTA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I/O Ports                                           | 39             | XORWF                                          | 110       |
| PORTB43                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                     |                | INT Interrupt (RB0/INT). See Interrupt Sources |           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |                |                                                |           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                     |                |                                                |           |

| INTCON Register                                | Oscillator Configuration           |        |
|------------------------------------------------|------------------------------------|--------|
| GIE Bit                                        | ECIO                               |        |
| INTE Bit                                       | EXTCLK                             |        |
| INTF Bit                                       | EXTRC                              |        |
| RBIF Bit                                       | HS                                 | ,      |
| TMR0IE Bit                                     | INTIO1                             |        |
| Internal Oscillator Block                      | INTIO2                             |        |
| INTRC Modes                                    | INTRC                              |        |
| Interrupt Sources                              | LP<br>RC                           | ,      |
| TMR0 Overflow                                  | RCIO                               | ,      |
| Interrupts                                     | XT                                 |        |
| RB7:RB4 Port Change43                          | Oscillator Control Register        | ,      |
| Synchronous Serial Port Interrupt20            | Modifying IRCF Bits                |        |
| Interrupts, Context Saving During97            | Clock Transition Sequence          |        |
| Interrupts, Enable Bits                        | Oscillator Start-up Timer (OST)    |        |
| Global Interrupt Enable (GIE Bit)96            | Oscillator, WDT                    |        |
| Interrupt-on-Change (RB7:RB4) Enable           | D                                  |        |
| (RBIE Bit)97                                   | Р                                  |        |
| RB0/INT Enable (INTE Bit)18                    | Packaging Information              |        |
| TMR0 Overflow Enable (TMR0IE Bit)18            | Marking                            |        |
| Interrupts, Enable bits                        | PCFG0 Bit                          |        |
| Global Interrupt Enable (GIE Bit)18            | PCFG1 Bit                          |        |
| Interrupts, Flag Bits                          | PCFG2 Bit                          |        |
| Interrupt-on-Change (RB7:RB4) Flag             | PCFG3 Bit                          |        |
| (RBIF Bit)                                     | PCL Register                       |        |
| RB0/INT Flag (INTF Bit)                        | PCLATH Register PCON Register      |        |
| TMR0 Overflow Flag (TMR0IF Bit)97              | POR Bit                            |        |
| INTRC Modes Adjustment36                       | PICDEM 1 Low Cost PICmicro         |        |
| Adjustinent                                    | Demonstration Board                | 113    |
| K                                              | PICDEM 17 Demonstration Board      |        |
| KEELOQ Evaluation and Programming Tools114     | PICDEM 2 Low Cost PIC16CXX         |        |
|                                                | Demonstration Board                | 113    |
| L                                              | PICDEM 3 Low Cost PIC16CXXX        |        |
| Loading of PC23                                | Demonstration Board                | 114    |
| Low Voltage ICSP Programming101                | PICSTART Plus Entry Level          |        |
| M                                              | Development Programmer             | 113    |
| Master Clear (MCLR)                            | Pinout Descriptions                | _      |
| MCLR Reset, Normal Operation91, 93, 94         | PIC16F818/819                      |        |
| MCLR Reset, SLEEP91, 93, 94                    | Pointer, FSR                       |        |
| Operation and ESD Protection92                 | POP<br>POR. See Power-on Reset     | 23     |
| Memory Organization9                           | PORTA                              | 7      |
| Data Memory10                                  | Associated Register Summary        |        |
| Program Memory9                                | PORTA Register                     |        |
| MPLAB C17 and MPLAB C18 C Compilers111         | PORTB                              |        |
| MPLAB ICD In-Circuit Debugger113               | Associated Register Summary        |        |
| MPLAB ICE High Performance Universal           | Pull-up Enable (RBPU Bit)          |        |
| In-Circuit Emulator with MPLAB IDE112          | RB0/INT Edge Select (INTEDG Bit)   |        |
| MPLAB Integrated Development                   | RB0/INT Pin, External              |        |
| Environment Software111                        | RB7:RB4 Interrupt-on-Change        | 97     |
| MPLINK Object Linker/MPLIB Object Librarian112 | RB7:RB4 Interrupt-on-Change Enable |        |
| 0                                              | (RBIE Bit)                         | 97     |
|                                                | RB7:RB4 Interrupt-on-Change Flag   |        |
| OPCODE Field Descriptions                      | (RBIF Bit)                         |        |
| OPTION Register                                | PORTB Register                     | 13, 15 |
| PS2:PS0 Bits                                   | Postscaler, WDT                    | ·-     |
| PSA Bit                                        | Assignment (PSA Bit)               |        |
| RBPU Bit17                                     | Rate Select (PS2:PS0 Bits)         | 17     |
| TOCS Bit                                       | Power-down Mode. See SLEEP         |        |
| T0SE Bit                                       |                                    |        |

| Power-on Reset (POR)                                                      | .89, 91, 92, 93, 94 |
|---------------------------------------------------------------------------|---------------------|
| POR Status (POR Bit)                                                      |                     |
| Power Control (PCON) Register                                             |                     |
| Power-down (PD Bit)                                                       |                     |
| Time-out (TO Bit)                                                         |                     |
| Power-up Timer (PWRT)                                                     |                     |
| PR2 Register                                                              | 63                  |
| Prescaler, Timer0                                                         |                     |
| Assignment (PSA Bit)                                                      |                     |
| Rate Select (PS2:PS0 Bits)                                                |                     |
| PRO MATE II Universal Device Programme                                    | er113               |
| Program Counter                                                           |                     |
| RESET Conditions                                                          | 93                  |
| Program Memory                                                            |                     |
| Interrupt Vector                                                          | 9                   |
| Map and Stack                                                             |                     |
| PIC16F818                                                                 | 9                   |
| PIC16F819                                                                 | 9                   |
| RESET Vector                                                              | 9                   |
| Program Verification                                                      |                     |
| PUSH                                                                      |                     |
| 1 0011                                                                    | 20                  |
| R                                                                         |                     |
| R/W Bit                                                                   | 77                  |
| RA0/AN0 Pin                                                               | 7                   |
| RA1/AN1 Pin                                                               | 7                   |
| RA2/AN2/VREF- Pin                                                         | 7                   |
| RA3/AN3/VREF+ Pin                                                         | 7                   |
| RA4/AN4/T0CKI Pin                                                         |                     |
| RA5/MCLR/VPP Pin                                                          |                     |
| RA6/OSC2/CLKO Pin                                                         |                     |
| RA7/OSC1/CLKI Pin                                                         |                     |
| RB0/INT Pin                                                               |                     |
| RB1/SDI/SDA Pin                                                           |                     |
| RB2/SDO/CCP1 Pin                                                          |                     |
| RB3/CCP1/PGM Pin                                                          |                     |
| RB4/SCK/SCL Pin                                                           |                     |
| RB5/SS Pin                                                                |                     |
| RB6/T1OSO/T1CKI/PGC Pin                                                   |                     |
|                                                                           |                     |
| RB7/T1OSI/PGD Pin                                                         |                     |
| RBIF Bit                                                                  |                     |
| RCIO Oscillator                                                           |                     |
| Receive Overflow Indicator Bit, SSPOV                                     |                     |
| Register File                                                             | 10                  |
| Register File Map                                                         |                     |
| PIC16F818                                                                 |                     |
| PIC16F819                                                                 | 12                  |
| Registers                                                                 |                     |
| ADCON0 (A/D Control 0)                                                    | 81                  |
| ADCON1 (A/D Control 1)                                                    |                     |
| CCP1CON (Capture/Compare/PWM C                                            | Control 1) 65       |
| Configuration Word                                                        | 90                  |
| EECON1 (Data EEPROM Access Con                                            | trol 1)26           |
| Initialization Conditions (table)                                         |                     |
| INTCON (Interrupt Control)                                                |                     |
| OPTION `                                                                  |                     |
| OPTION_REG Register                                                       |                     |
| OSCCON (Oscillator Control)                                               |                     |
| OSCTUNE (Oscillator Tuning)                                               |                     |
| PCON (Power Control)                                                      |                     |
| PIE1 (Peripheral Interrupt Enable 1)                                      |                     |
| PIE1 (Peripheral Interrupt Enable 1) PIE2 (Peripheral Interrupt Enable 2) |                     |
| PIR1 (Peripheral Interrupt Flag 1)                                        |                     |
| i ik i (reliplicial lillellupt riag 1)                                    | 20                  |

| PIR2 (Peripheral Interrupt Flag 2)           | 21             |
|----------------------------------------------|----------------|
| SSPCON (Synchronous Serial Port Control 1) . | 73             |
| SSPSTAT (Synchronous Serial Port Status)     |                |
| STATUS                                       | 16             |
| T1CON (Timer1 Control)                       | 57             |
| T2CON (Timer2 Control)                       | 64             |
| RESET                                        |                |
| Brown-out Reset (BOR). See Brown-out Reset   |                |
| MCLR Reset. See MCLR                         | (20.1)         |
| Power-on Reset (POR). See Power-on Reset (I  | POR)           |
| RESET Conditions for All Registers           |                |
| RESET Conditions for PCON Register           | 93             |
| RESET Conditions for Program Counter         |                |
| RESET Conditions for STATUS Register         |                |
| WDT Reset. See Watchdog Timer (WDT)          | 90             |
| Revision History                             | 151            |
|                                              |                |
| RP0 Bit                                      |                |
| RP1 Bit                                      | 10             |
| S                                            |                |
|                                              | 161            |
| Sales and Support                            |                |
| SCL                                          | / 0            |
| Slave Mode                                   | 70             |
| SCL                                          |                |
| SDA                                          |                |
| SLEEP8                                       |                |
| Software Simulator (MPLAB SIM)               | 112            |
| Special Event Trigger                        |                |
| Special Features of the CPU                  |                |
| Special Function Register Summary            |                |
| Special Function Registers                   | 13             |
| SPI                                          |                |
| Associated Registers                         | 74             |
| Serial Clock                                 |                |
| Serial Data In                               |                |
| Serial Data Out                              | 71             |
| Slave Select                                 | 71             |
| SSP                                          |                |
| ACK                                          | 76             |
| I <sup>2</sup> C                             |                |
| I <sup>2</sup> C Operation                   | 76             |
| SSPADD Register                              |                |
| SSPIF                                        |                |
| SSPOV                                        |                |
| SSPOV Bit                                    |                |
| SSPSTAT Register                             | 14             |
| Stack                                        |                |
| Overflows                                    |                |
| Underflow                                    |                |
| STATUS Register                              |                |
| •                                            | ,              |
| DC BitIRP Bit                                |                |
|                                              |                |
| PD Bit                                       | 91             |
| TO Bit                                       | 40 04          |
| Z Bit                                        |                |
| 0 1 0 1 1 0 1 (000)                          | 16             |
| Synchronous Serial Port (SSP)                | 16<br>71       |
| Overview                                     | 16<br>71<br>71 |
| OverviewSPI Mode                             | 16<br>71<br>71 |
| Overview                                     | 16<br>71<br>71 |

| T                                             |     |
|-----------------------------------------------|-----|
| T1CKPS0 Bit                                   | 57  |
| T1CKPS1 Bit                                   |     |
| T10SCEN Bit                                   |     |
| T1SYNC Bit                                    |     |
| T2CKPS0 Bit                                   |     |
| T2CKPS1 Bit                                   |     |
| TAD                                           |     |
| Time-out Sequence                             |     |
| Timer0                                        | 53  |
| Associated Registers                          | 55  |
| Clock Source Edge Select (T0SE Bit)           |     |
| Clock Source Select (T0CS Bit)                |     |
| External Clock                                | 54  |
| Interrupt                                     |     |
| Operation                                     |     |
| Overflow Enable (TMR0IE Bit)                  |     |
| Overflow Flag (TMR0IF Bit)                    |     |
| Overflow Interrupt                            |     |
| Prescaler                                     |     |
| T0CKI                                         |     |
| Timer1                                        |     |
| Associated Registers                          |     |
| Capacitor Selection                           |     |
| Counter Operation                             |     |
| Operation                                     |     |
| Operation in Asynchronous Counter Mode        |     |
| Operation in Synchronized Counter Mode        |     |
| Operation in Timer Mode<br>Oscillator         |     |
| Oscillator Layout Considerations              |     |
| Prescaler                                     |     |
| Resetting Timer1 Register Pair                |     |
| Resetting Timer1 Using a CCP                  | 0 1 |
| Trigger Output                                | 60  |
| TMR1H                                         |     |
| TMR1L                                         |     |
| Use as a Real-Time Clock                      |     |
| Timer2                                        |     |
| Associated Registers                          |     |
| Output                                        |     |
| Postscaler                                    |     |
| Prescaler                                     | 63  |
| Prescaler and Postscaler                      | 63  |
| Timing Diagrams                               |     |
| A/D Conversion                                |     |
| Brown-out Reset                               |     |
| Capture/Compare/PWM (CCP1)                    |     |
| CLKO and I/O                                  |     |
| External Clock                                |     |
| I <sup>2</sup> C Bus Data                     |     |
| I <sup>2</sup> C Bus START/STOP Bits          |     |
| I <sup>2</sup> C Reception (7-bit Address)    |     |
| I <sup>2</sup> C Transmission (7-bit Address) |     |
| PWM Output                                    | 68  |
| RESET, Watchdog Timer, Oscillator Start-up    |     |
| Timer and Power-up Timer                      | 132 |

| Slow Rise Time (NICLR Tied to VDD        |        |
|------------------------------------------|--------|
| Through RC Network)                      |        |
| SPI Master Mode                          | 7      |
| SPI Master Mode (CKE = 0, SMP = 0)       | 13     |
| SPI Master Mode (CKE = 1, SMP = 1)       |        |
| SPI Slave Mode (CKE = 0)                 |        |
| SPI Slave Mode (CKE = 1)                 |        |
| Time-out Sequence on Power-up (MCLR Tied | ,      |
| to VDD Through Pull-up Resistor)         | 9!     |
| Time-out Sequence on Power-up (MCLR Tied |        |
| to VDD Through RC Network): Case 1       | Q      |
| Time-out Sequence on Power-up (MCLR Tied | 9      |
| to VDD Through RC Network): Case 2       | 04     |
|                                          |        |
| Timer0 and Timer1 External Clock         |        |
| Timer1 Incrementing Edge                 | 50     |
| Wake-up from SLEEP via Interrupt         | 100    |
| Timing Parameter Symbology               | 129    |
| TMR0 Register                            |        |
| TMR1CS Bit                               |        |
| TMR1H Register                           |        |
| TMR1L Register                           | 13     |
| TMR1ON Bit                               | 57     |
| TMR2 Register                            | 13     |
| TMR2ON Bit                               | 64     |
| TOUTPS0 Bit                              | 64     |
| TOUTPS1 Bit                              |        |
| TOUTPS2 Bit                              | 64     |
| TOUTPS3 Bit                              |        |
| TRISA Register                           |        |
| TRISB Register                           |        |
| •                                        |        |
| V                                        |        |
| VDD Pin                                  | 8      |
| Vss Pin                                  |        |
|                                          |        |
| W                                        |        |
| Wake-up from SLEEP                       | 89, 99 |
| Interrupts                               | 93, 94 |
| MCLR Reset                               |        |
| WDT Reset                                |        |
| Wake-up Using Interrupts                 |        |
| Watchdog Timer (WDT)                     |        |
| Associated Registers                     |        |
| Enable (WDTEN Bit)                       |        |
| INTRC Oscillator                         |        |
| Postscaler. See Postscaler, WDT          |        |
|                                          |        |
| Programming Considerations               |        |
| Time-out Period                          | 90     |
| WDT Reset, Normal Operation9             |        |
| WDT Reset, SLEEP9                        |        |
| WCOL                                     |        |
| Write Collision Detect bit, WCOL         |        |
| WWW, On-Line Support                     | (      |
|                                          |        |

NOTES:

## **ON-LINE SUPPORT**

Microchip provides on-line support on the Microchip World Wide Web site.

The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape<sup>®</sup> or Microsoft<sup>®</sup> Internet Explorer. Files are also available for FTP download from our FTP site.

## Connecting to the Microchip Internet Web Site

The Microchip web site is available at the following URL:

## www.microchip.com

The file transfer site is available by using an FTP service to connect to:

### ftp://ftp.microchip.com

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- · Latest Microchip Press Releases
- Technical Support Section with Frequently Asked Questions
- Design Tips
- Device Errata
- Job Postings
- · Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products
- Conferences for products, Development Systems, technical information and more
- · Listing of seminars and events

## SYSTEMS INFORMATION AND UPGRADE HOT LINE

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive the most current upgrade kits. The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and 1-480-792-7302 for the rest of the world.

092002

## **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| RE:  | Reader Response                                                                          | Total Pages Sent |  |  |  |
|------|------------------------------------------------------------------------------------------|------------------|--|--|--|
| Froi | Name      Company      Address      City / State / ZIP / Country      Telephone: ()      |                  |  |  |  |
| App  | olication (optional):                                                                    |                  |  |  |  |
| Wou  | uld you like a reply?YN                                                                  |                  |  |  |  |
| Dev  | rice: PIC16F818/819 Literature Nu                                                        | umber: DS39598C  |  |  |  |
| Que  | estions:                                                                                 |                  |  |  |  |
| 1.   | What are the best features of this document?                                             |                  |  |  |  |
| 2.   | How does this document meet your hardware and software development needs?                |                  |  |  |  |
| 3.   | Do you find the organization of this document easy to follow? If not, why?               |                  |  |  |  |
| 4.   | What additions to the document do you think would enhance the structure and subject?     |                  |  |  |  |
| 5.   | What deletions from the document could be made without affecting the overall usefulness? |                  |  |  |  |
| 6.   | Is there any incorrect or misleading information (what and where)?                       |                  |  |  |  |
| 7.   | How would you improve this document?                                                     |                  |  |  |  |
|      |                                                                                          |                  |  |  |  |

## PIC16F818/819 PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.          | <u>x</u> / <u>xx</u> <u>xxx</u>                                                                            | Examples:                                                                                                                                                                   |
|-------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device            | Temperature Package Pattern<br>Range                                                                       | <ul> <li>a) PIC16F818-I/P = Industrial temp., PDIP package, Extended VDD limits.</li> <li>b) PIC16F818-I/SO = Industrial temp., SOIC package, normal VDD limits.</li> </ul> |
| Device            | PIC16F818: Standard VDD range<br>PIC16F818T: (Tape and Reel)<br>PIC16LF818: Extended VDD range             |                                                                                                                                                                             |
| Temperature Range | - = 0°C to +70°C<br>I = -40°C to +85°C                                                                     |                                                                                                                                                                             |
| Package           | P = PDIP<br>SO = SOIC<br>SS = SSOP<br>ML = QFN                                                             | Note 1: F = CMOS FLASH  LF = Low Power CMOS FLASH                                                                                                                           |
| Pattern           | QTP, SQTP, ROM Code (factory specified) or<br>Special Requirements. Blank for OTP and<br>Windowed devices. | 2: T = in tape and reel - SOIC, SSOP packages only.                                                                                                                         |

## **Sales and Support**

## **Data Sheets**

Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

- 1. Your local Microchip sales office
- The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277
- 3. The Microchip Worldwide Site (www.microchip.com)

Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using.

## **New Customer Notification System**

Register on our web site (www.microchip.com/cn) to receive the most current information on our products.



## WORLDWIDE SALES AND SERVICE

### **AMERICAS**

## **Corporate Office**

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com

## **Rocky Mountain**

2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7966 Fax: 480-792-4338

#### Atlanta

3780 Mansell Road, Suite 130 Alpharetta, GA 30022 Tel: 770-640-0034 Fax: 770-640-0307

#### **Boston**

2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821

## Chicago

333 Pierce Road, Suite 180 Itasca, IL 60143

Tel: 630-285-0071 Fax: 630-285-0075

4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924

### Detroit

Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260

## Kokomo

2767 S. Albright Road Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387

## Los Angeles

18201 Von Karman, Suite 1090 Irvine CA 92612 Tel: 949-263-1888 Fax: 949-263-1338

## San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955

### **Toronto**

6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509

### ASIA/PACIFIC

#### Australia

Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

## China - Beijing

Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg.

Microchip Technology Consulting (Shanghai)

No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104

#### China - Chengdu

Microchip Technology Consulting (Shanghai)
Co., Ltd., Chengdu Liaison Office
Rm. 2401-2402, 24th Floor,
Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-86766200 Fax: 86-28-86766599

#### China - Fuzhou

Microchip Technology Consulting (Shanghai) Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521

### China - Shanghai

Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road

Shanghai, 200051

Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

## China - Shenzhen

Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 15-16, 13/F, Shenzhen Kerry Centre, Renminnan Lu Shenzhen 518001, China

Tel: 86-755-82350361 Fax: 86-755-82366086

## China - Hong Kong SAR

Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

## India

Microchip Technology Inc. India Liaison Office **Divyasree Chambers** 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062

#### Japan

Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

#### Korea

Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934

### Singapore

Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-6334-8870 Fax: 65-6334-8850

### Taiwan

Microchip Technology (Barbados) Inc., Taiwan Branch 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

#### FUROPE

### Austria

Microchip Technology Austria GmbH Durisolstrasse 2 A-4600 Wels Austria Tel: 43-7242-2244-399 Fax: 43-7242-2244-393

## Denmark

Microchip Technology Nordic ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910

### France

Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - Ier Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

## Germany

Microchip Technology GmbH Steinheilstrasse 10 D-85737 Ismaning, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44

Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883

**United Kingdom** 

Microchip Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820

11/15/02